### ACFL-3162 # 10-Amp Peak Gate Drive Optocoupler for SiC MOSFETs/IGBTs in an SO-12 Package #### **Description** The Broadcom® ACFL-3162 driver is a 10A peak, rail-to-rail output gate drive optocoupler. The ACFL-3162 comes in a compact, surface-mountable SO-12 package for space savings. It provides an isolation voltage of 5 kV<sub>rms</sub> between input and output channels. The ACFL-3162 is primarily designed with high peak driving current capability to ensure optimum performance for directdriving SiC MOSFETs or IGBTs in various applications. The ACFL-3162 features a fast propagation delay and tight dead time distortion, which make it ideal for driving SiC MOSFETs and IGBTs at a high frequency. Broadcom isolation products provide reinforced insulation and reliability that deliver safe signal isolation critical in automotive and high-temperature industrial applications. Figure 1: Functional Diagram #### **Features** - Industrial temperature range: -40°C to +125°C - High-output driving current: 10A peak - Rail-to-rail output voltage - Propagation delay: 95 ns maximum - Dead time distortion: 35 ns maximum - Wide operating supply (V<sub>DD</sub>) range: 15V to 30V - Under-voltage lockout (UVLO) protection with hysteresis - Low supply current allows a bootstrap half-bridge topology: $I_{DD} = 4 \text{ mA maximum}$ - Common mode transient immunity (CMTI): 100 kV/µs at $V_{CM} = 1000V$ - High noise immunity - Direct LED input with low input impedance and low noise sensitivity - Single channel in an SO-12 package with 8-mm creepage and clearance - Regulatory approvals: - UL1577 5 kV<sub>rms</sub> for 1 minute - CAN/CSA-C22.2 No. 62368-1 - IEC/EN 60747-5-5 $V_{IORM} = 1230 V_{PEAK}$ ## **Applications** - Motor drives for industrial automation and robotics - Power supplies and chargers - Renewable energy inverters and storage CAUTION! Take normal static precautions in handling and assembly of this component to prevent damage, degradation, or both that may be induced by ESD. The component featured in this data sheet is not recommended to be used in military or aerospace applications or environments. The component is also not AEC-Q100 qualified and not recommended for automotive applications. # **Ordering Information** | Part Number | Option<br>(RoHS Compliant) | Package | Surface<br>Mount | Tape and<br>Reel | UL 5000-V <sub>rms</sub> /<br>1-Minute Rating | IEC/EN<br>60747-5-5 | Quantity | |-------------|----------------------------|-----------|------------------|------------------|-----------------------------------------------|---------------------|---------------| | ACFL-3162 | -000E | Stretched | Χ | _ | X | X | 80 per tube | | ACFL-3102 | -500E | SO-12 | Χ | Х | X | X | 1000 per reel | To form an order entry, choose a part number from the Part Number column and combine it with the desired option from the Option column. **Example:** Use ACFL-3162-500E to order the product with an SSO-12 surface-mount package in tape and reel packaging with IEC/EN 60747-5-5 safety approval in RoHS compliance. Options data sheets are available. Contact your Broadcom sales representative or an authorized distributor for information. # **Package Outline Drawing** Figure 2: ACFL-3162 Outline Drawing Dimensions in inches (millimeters) Lead coplanarity = 0.004 inches (0.1 mm) Mold flash on each side = 0.127 mm (0.005 in.) maximum ## **Product Overview Description** The ACFL-3162 (shown in Figure 1) is a single-channel, high peak driving current, rail-to-rail output isolated SiC MOSFET/ IGBT gate driver in a compact SO-12 package. It can operate over a wide V<sub>DD</sub> range of 15V to 30V with under-voltage lockout protection. The ACFL-3162 has a pair of source and sink outputs to facilitate tuning of turn-on and turn-off gate resistors. Direct LED input allows flexible logic configuration and differential current mode driving with low input impedance, greatly increasing noise immunity. ## **Package Pinout** Figure 3: ACFL-3162 Pinouts ## **Pin Description** | Pin Number | Name | Function | Pin Number | Name | Function | |------------|------|---------------|------------|-------------------|-------------------------------------------------------------------------| | 1 | NC | No connection | 12 | $V_{DD}$ | Driver positive supply voltage | | 2 | NC | No connection | 11 | DNC | Do not connect (internally connected to the V <sub>SS</sub> lead frame) | | 3 | AN | Anode | 10 | $V_{\text{OUTP}}$ | Driver output to turn on the gate of the MOSFET/IGBT | | 4 | CA | Cathode | 9 | $V_{\text{OUTN}}$ | Driver output to turn off the gate of the MOSFET/IGBT | | 5 | NC | No connection | 8 | $V_S$ | Driver common (connect to the MOSFET source/IGBT emitter reference) | | 6 | NC | No connection | 7 | $V_{SS}$ | Driver negative power supply | ## **Recommended PB-Free IR Profile** Recommended reflow condition as per JEDEC Standard, J-STD-020 (latest revision). NOTE: Non-halide flux should be used. # **Regulatory Information** The ACFL-3162 is approved by the following organizations: - UL Recognized under UL 1577, component recognition program up to V<sub>ISO</sub> = 5000 V<sub>rms</sub> - CSA CAN/CSA-C22.2 No. 62368-1 - IEC/EN 60747-5-5 IEC 60747-5-5, EN 60747-5-5 ## **IEC/EN 60747-5-5 Insulation Characteristics** | Description | Symbol | Characteristic | Unit | |------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|-------------------|-------------------| | Installation classification per DIN VDE 0110/1.89, Table 1 | | | | | For Rated Mains Voltage ≤ 150 V <sub>rms</sub> | | I – IV | | | For Rated Mains Voltage ≤ 300 V <sub>rms</sub> | _ | I – IV | _ | | For Rated Mains Voltage ≤ 600 V <sub>rms</sub> | | I – IV | | | For Rated Mains Voltage ≤ 1000 V <sub>rms</sub> | | I – III | | | Climatic Classification | _ | 40/125/21 | _ | | Pollution Degree (DIN VDE 0110/1.89) | _ | 2 | _ | | Maximum Working Insulation Voltage | V <sub>IORM</sub> | 1230 | V <sub>PEAK</sub> | | Input to Output Test Voltage, Method $b^a$<br>V <sub>IORM</sub> × 1.875 = V <sub>PR</sub> , 100% Production Test with $t_m$ = 1 second, Partial Discharge < 5 pC | V <sub>PR</sub> | 2306 | $V_{PEAK}$ | | Input to Output Test Voltage, Method $a^a$<br>$V_{IORM} \times 1.6 = V_{PR}$ , Type and Sample Test, $t_m = 10$ seconds, Partial Discharge < 5 pC | V <sub>PR</sub> | 1968 | $V_{PEAK}$ | | Highest Allowable Overvoltage <sup>a</sup><br>(Transient Overvoltage t <sub>ini</sub> = 60 seconds) | V <sub>IOTM</sub> | 8000 | $V_{PEAK}$ | | Safety-limiting values – maximum values allowed in the event of a failure <sup>b</sup> Case Temperature Input Current Output Power | T <sub>S</sub> I <sub>S, INPUT</sub> P <sub>S, OUTPUT</sub> | 175<br>230<br>600 | °C<br>mA<br>mW | | Insulation Resistance at T <sub>S</sub> , V <sub>IO</sub> = 500V | R <sub>S</sub> | >10 <sup>9</sup> | Ω | a. Refer to the optocoupler section of the *Isolation and Control Components Designer's Catalog*, under the "Product Safety Regulation" section of IEC/EN 60747-5-5, for a detailed description of Method a and Method b partial discharge test profiles. # **Insulation and Safety Related Specifications** | Parameter | Symbol | Value | Unit | Conditions | |---------------------------------------------------|--------|-------|------|-----------------------------------------------------------------------------------------------------------------------------------------| | Minimum External Air Gap (Clearance) | L(101) | 8.3 | mm | Measured from input terminals to output terminals, shortest distance through the air. | | Minimum External Tracking (Creepage) | L(102) | 8.5 | mm | Measured from input terminals to output terminals, shortest distance path along the body. | | Minimum Internal Plastic Gap (Internal Clearance) | _ | 0.3 | mm | Through insulation, distance conductor to conductor, usually the straight-line distance thickness between the emitter and the detector. | | Tracking Resistance (Comparative Tracking Index) | СТІ | > 600 | V | DIN IEC 112/VDE 0303 Part 1. | | Isolation Group | _ | I | _ | Material Group (DIN VDE 0110). | b. Isolation characteristics are guaranteed only within the safety maximum ratings, which must be ensured by protective circuits in application. The surface-mount classification is Class A in accordance with CECCOO802. # **Absolute Maximum Ratings** Unless otherwise specified, all voltages at the output IC are referenced to $V_{\mbox{\footnotesize SS}}.$ | Parameter | Symbol | Min. | Max. | Unit | Note | |----------------------------------------------------------------|-------------------------------------|-----------------------|------------------------------------------|------|------| | Storage Temperature | T <sub>S</sub> | -55 | 150 | °C | | | Operating Temperature | T <sub>A</sub> | -40 | 125 | °C | | | IC Junction Temperature | T <sub>J</sub> | _ | 150 | °C | а | | Average LED Input Current | I <sub>F(AVG)</sub> | _ | 20 | mA | | | Peak Transient LED Input Current (<1- µs pulse width, 300 pps) | I <sub>F(TRAN)</sub> | _ | 1 | А | | | Reverse Input Voltage (V <sub>CA</sub> – V <sub>AN</sub> ) | V <sub>R</sub> | _ | 6 | V | | | Total Output IC Supply Voltage | $(V_{DD} - V_{SS})$ | -0.5 | 35 | V | | | Positive Output IC Supply Voltage | $(V_{DD} - V_{S})$ | -0.5 | 35 – (V <sub>S</sub> – V <sub>SS</sub> ) | V | | | Negative Output IC Supply Voltage | (V <sub>S</sub> – V <sub>SS</sub> ) | -0.5 | 17 | V | | | High-Side Output Voltage | V <sub>OH(PEAK)</sub> | V <sub>SS</sub> - 0.5 | $V_{DD}$ | V | | | Low-Side Output Voltage | V <sub>OL(PEAK)</sub> | V <sub>SS</sub> – 0.5 | $V_{DD}$ | V | | | V <sub>OH</sub> Output Sourcing Current | I <sub>OH</sub> | -10 | | Α | b | | V <sub>OL</sub> Output Sinking Current | I <sub>OL</sub> | _ | 10 | А | b | | Output IC Power Dissipation | Po | _ | 500 | mW | С | | Total Power Dissipation | P <sub>T</sub> | _ | 550 | mW | а | a. The total power dissipation is derated linearly above 105°C at a rate of 21 mW/°C to 130 mW at 125°C. The maximum LED and IC junction temperature must not exceed 150°C. # **Recommended Operating Conditions** | Parameter | Symbol | Min. | Max. | Unit | Note | |----------------------------------------------------------------------------|----------------------|------|-----------------------|------|------| | Operating Temperature | T <sub>A</sub> | -40 | 125 | °C | | | Total Output IC Supply Voltage | $(V_{DD} - V_{SS})$ | 15 | 30 | V | | | Positive Output IC Supply Voltage | $(V_{DD} - V_S)$ | 15 | $30 - (V_S - V_{SS})$ | V | | | Negative Output IC Supply Voltage | $(V_S - V_{SS})$ | 0 | 15 | V | | | Input LED Turn-On Current (ON) | I <sub>F(ON)</sub> | 10 | 16 | mA | | | Input LED Turn-Off Voltage (V <sub>AN</sub> – V <sub>CA</sub> ) | V <sub>F(OFF)</sub> | -5.5 | 0.8 | V | | | Output IC Supply Decoupling Capacitor (V <sub>DD</sub> – V <sub>SS</sub> ) | C <sub>VDD</sub> | 10 | _ | μF | а | | Minimum Input Pulse Width | t <sub>ON(LED)</sub> | 100 | _ | ns | b | a. It is recommended to check the external decoupling capacitor derating guidelines. b. The maximum pulse width = 100 ns and the duty cycle at 0.4%. c. The output IC power dissipation is derated linearly above 105°C from 500 mW to 360 mW at 125°C. b. The minimum input pulse width for a guaranteed output pulse under a no load condition. # **Electric Specifications (DC)** Unless otherwise specified, all minimum/maximum specifications are at recommended operating conditions. All typical values are at $T_A = 25$ °C, $V_{DD} - V_S = 15$ V, $V_{SS} - V_S = -15$ V. | Parameter | Symbol | Min. | Тур. | Max. | Unit | Test Conditions | Fig. | Notes | |--------------------------------------------------------------------|---------------------------|-----------------------|------------------------|------|-------|-----------------------------------------------------|-------|-------| | V <sub>OUTP</sub> High-Level Peak Sourcing Current | I <sub>OH</sub> | _ | -10 | -6 | Α | $V_{DD} - V_{OUTP} = 15V$ | 15 | а | | V <sub>OUTN</sub> Low-Level Peak Sinking Current | I <sub>OL</sub> | 6 | 9 | _ | Α | $V_{OUTN} - V_{SS} = 15V$ | 14 | а | | V <sub>OUTP</sub> Output Transistor R <sub>DS(ON)</sub> | R <sub>DS,OH</sub> | 0.4 | 0.8 | 1.3 | Ω | I <sub>OH</sub> = -3A | | b | | V <sub>OUTN</sub> Output Transistor R <sub>DS(ON)</sub> | R <sub>DS,OL</sub> | 0.2 | 0.6 | 1.2 | Ω | I <sub>OL</sub> = 3A | | b | | V <sub>OUTP</sub> Output Voltage | V <sub>OH</sub> | V <sub>DD</sub> – 0.3 | V <sub>DD</sub> – 0.07 | _ | V | I <sub>F</sub> = 10 mA,<br>I <sub>OH</sub> = -10 mA | | С | | V <sub>OUTN</sub> Output Voltage | V <sub>OL</sub> | _ | 0.06 | 0.3 | V | V <sub>F</sub> = 0V,<br>I <sub>OL</sub> = 100 mA | | | | UVLO Threshold Low to High, V <sub>DD</sub> – V <sub>S</sub> | V <sub>UVLO+</sub> | 13.7 | 14.2 | 14.8 | V | I <sub>F</sub> = 10 mA,<br>V <sub>OH</sub> > 5V | | | | UVLO Threshold High to Low, V <sub>DD</sub> – V <sub>S</sub> | V <sub>UVLO</sub> _ | 13.0 | 13.5 | 14.0 | V | I <sub>F</sub> = 10 mA,<br>V <sub>OL</sub> < 5V | | | | UVLO Hysteresis, V <sub>DD</sub> – V <sub>S</sub> | V <sub>UVLO_HYS</sub> | 0.4 | 0.7 | 1.0 | V | | | | | High-Level Supply Current | I <sub>DDH</sub> | | 2.8 | 4 | mA | I <sub>F</sub> = 10 mA,<br>No Load | 13 | | | Low-Level Supply Current | I <sub>DDL</sub> | | 2.7 | 4 | mA | V <sub>F</sub> = 0V,<br>No Load | 12 | | | LED Current Threshold (Low to High) | I <sub>TH+</sub> | 0.5 | 2.5 | 7 | mA | _ | | | | LED Current Threshold (High to Low) | I <sub>TH</sub> _ | | 1.9 | 6 | mA | | | | | LED Turn-On Current Hysteresis | I <sub>TH_HYS</sub> | _ | 0.6 | _ | mA | _ | | | | LED Forward Voltage (V <sub>AN</sub> – V <sub>CA</sub> ) | V <sub>F</sub> | 1.25 | 1.55 | 1.85 | V | I <sub>F</sub> = 10 mA | 11,16 | | | Temperature Coefficient of LED Forward Voltage | $\Delta V_F / \Delta T_A$ | | -1.7 | _ | mV/°C | I <sub>F</sub> = 10 mA | | | | LED Threshold Voltage (High to Low) | V <sub>FHL</sub> | 0.8 | _ | _ | V | <del></del> | | | | LED Reverse Breakdown Voltage (V <sub>CA</sub> – V <sub>AN</sub> ) | V <sub>BR</sub> | 6 | _ | | V | I <sub>F</sub> = -100 μA | | | | LED Input Capacitance | C <sub>IN</sub> | | 30 | | pF | | | | a. Short circuit pulsed current at $V_{DD}$ – $V_{SS}$ = 30V and pulse duration less than 1 $\mu s$ . b. The output is sourced at –3A or 3A with a maximum pulse width of 10 $\mu s.\,$ c. V<sub>OH</sub> is measured with a DC load current. The maximum pulse width = 1 ms. When driving capacitive loads, V<sub>OH</sub> will approach V<sub>DD</sub> as I<sub>OH</sub> approaches zero amps. # **Switching Specifications (AC)** Unless otherwise specified, all minimum/maximum specifications are at recommended operating conditions. All typical values are at $T_A = 25$ °C, $V_{DD} - V_S = 15$ V, $V_{SS} - V_S = -15$ V. | Parameter | Symbol | Min. | Тур. | Max. | Unit | Test Conditions | Figure | Notes | |------------------------------------------------------------------|------------------|------|------|------|-------|---------------------------------------------------------------------|---------|-------| | Input Pulse to High-Level Output Propagation Delay Time | t <sub>PLH</sub> | 45 | 67 | 95 | ns | | 4, 5, 8 | | | Input Pulse to Low-Level Output Propagation Delay Time | t <sub>PHL</sub> | 45 | 67 | 95 | ns | C <sub>L</sub> = 2.2 nF, | 4, 5, 9 | | | Pulse Width Distortion (t <sub>PHL</sub> – t <sub>PLH</sub> ) | PWD | -25 | | 25 | ns | f = 20 kHz,<br>Duty cycle = 50% | 10 | а | | Dead Time Distortion Caused by Any Two Parts $(t_{PLH}-t_{PHL})$ | DTD | -35 | _ | 35 | ns | Rg = 2Ω<br>Rin = 240Ω | | b | | Propagation Delay Skew | t <sub>PSK</sub> | _ | | 35 | ns | V <sub>IN</sub> = 5V | | С | | Output Rise Time (20% to 80%) | t <sub>R</sub> | _ | 7 | 15 | ns | | | | | Output Fall Time (80% to 20%) | t <sub>F</sub> | _ | 7 | 15 | ns | | | | | Output High-Level Common Mode Transient Immunity | CM <sub>H</sub> | 100 | _ | _ | kV/µs | $T_A = 25^{\circ}C, V_{DD} = 30V,$<br>$V_{CM} = 1 \text{ kV, with}$ | 6 | d | | Output Low-Level Common Mode Transient Immunity | CM <sub>L</sub> | 100 | _ | _ | kV/μs | current-limiting<br>resistors at both AN<br>and CA node | 7 | е | - a. Pulse width distortion (PWD) is defined as $t_{PHL}$ $t_{PLH}$ for any given device. - b. Dead time distortion (DTD) is defined as t<sub>PLH</sub> t<sub>PHL</sub> between any two parts under the same test condition. A negative DTD reduces original system dead time; whereas a positive DTD increases the original system dead time. - c. Propagation delay skew ( $t_{PSK}$ ) is the difference in the $t_{PHL}$ or $t_{PLH}$ between any two units under the same test conditions. - d. Common mode transient immunity in a high state is the maximum tolerable dVCM/dt of the common mode pulse, V<sub>CM</sub>, to ensure that the output remains in the high state, (that is, V<sub>O</sub> > 10V). - e. Common mode transient immunity in a low state is the maximum tolerable dVCM/dt of the common mode pulse, V<sub>CM</sub>, to ensure that the output remains in the low state (that is, V<sub>O</sub> < 1.0V).</li> # **Package Characteristics** | Parameter | Symbol | Min. | Тур. | Max. | Unit | Test Conditions | Note | |------------------------------------------|------------------|------|------------------|------|------------------|-------------------------------------------------|------| | Input-Output Momentary Withstand Voltage | V <sub>ISO</sub> | 5000 | _ | _ | V <sub>rms</sub> | RH < 50%, t = 1 minute<br>T <sub>A</sub> = 25°C | | | Resistance (Input-Output) | R <sub>I-O</sub> | _ | 10 <sup>14</sup> | _ | Ω | V <sub>I-O</sub> = 500V <sub>DC</sub> | | | Capacitance (Input-Output) | C <sub>I-O</sub> | _ | 0.4 | _ | pF | f = 1 MHz | | #### **Parameter Measurements** Figure 4 shows the test setup to measure the gate driver's propagation delay. Note that without the load capacitance, typical measured delays can be reduced by 7% to 10%. These settings correlate to the loading effects found in most applications. Figure 4: Propagation Delay Measurement Test Setup Figure 5 shows the 20%-to-80% rise and fall time measurement. Figure 5: Rise and Fall Time Measurement The common mode rejection test circuitries are shown in the following figures. Both CMR $V_O$ high (Figure 6) and CMR $V_O$ low (Figure 7) $V_O$ are probed in the presence of $V_{CM}$ at 1000V. Figure 6: CMR V<sub>O</sub> High Test Circuit Figure 7: CMR V<sub>O</sub> Low Test Circuit # **Typical Performance Plots** $V_{DD} - V_{S}$ = 15V, $V_{SS} - V_{S}$ = -15V. With a capacitance load of 2.2 nF, unless otherwise noted. Figure 8: t<sub>PLH</sub> vs Temperature (V<sub>OUTP</sub>) Figure 10: Pulse Width Distortion vs Temperature Figure 12: I<sub>DDL</sub> vs Temperature Figure 9: t<sub>PHL</sub> vs Temperature (V<sub>OUTN</sub>) Figure 11: V<sub>F</sub> vs Temperature Figure 13: I<sub>DDH</sub> vs Temperature Figure 14: I<sub>OL</sub> vs V<sub>OUTN</sub> Figure 15: I<sub>OH</sub> vs (V<sub>DD</sub> - V<sub>OUTP</sub>) Figure 16: I<sub>F</sub> vs V<sub>F</sub> ## **Thermal Resistance Model for ACFL-3162** Figure 17 shows the diagram for thermal resistance measurement. This is a multichip package with two heat sources. Effects for heating of one die due to the adjacent dice are considered by applying the theory of linear superposition. One die is heated first, and the temperatures of all the dice are recorded after thermal equilibrium is reached. Then, the second die is heated, and all the dice temperatures are recorded. With the known ambient temperature, the die junction temperature, and the power dissipation, the thermal resistance can be calculated. The thermal resistance calculation can be cast in a matrix form. This yields a 2-by-2 matrix for our case of two heat sources. Figure 17: Thermal Resistance Measurements #### **Definitions** R<sub>11</sub>: Thermal resistance of Die1 due to heating of Die1 (°C/W) R<sub>12</sub>: Thermal resistance of Die1 due to heating of Die2 (°C/W) R<sub>21</sub>: Thermal resistance of Die2 due to heating of Die1 (°C/W) R<sub>22</sub>: Thermal resistance of Die2 due to heating of Die2 (°C/W) P<sub>1</sub>: Power dissipation of Die1 (W) P<sub>2</sub>: Power dissipation of Die2 (W) T<sub>1</sub>: Junction temperature of Die1 due to heat from all dice (°C) T<sub>2</sub>: Junction temperature of Die2 due to heat from all dice (°C) T<sub>A</sub>: Ambient temperature (°C) $\Delta T_1$ : Temperature difference between Die1 junction and $T_A$ ΔT<sub>2</sub>: Temperature deference between Die2 junction and T<sub>A</sub> #### Equation 1: $$T_1 = (R_{11} \times P_1 + R_{12} \times P_2) + T_A$$ #### Equation 2: $$T_2 = (R_{21} \times P_1 + R_{22} \times P_2) + T_A$$ #### **Measurements Data** Measurement is done on a highly effective thermal conductivity board according to JEDEC Standard 51-7. $${ \begin{vmatrix} R11 & R12 \\ R21 & R22 \end{vmatrix} = \begin{vmatrix} 193.6 & 24.93 \\ 29.22 & 43.83 \end{vmatrix} \circ C/W}$$ The junction temperature of the LED and the detector IC for any given power and ambient temperature can be calculated by using Equation 1 and Equation 2 with the measured thermal resistance values shown above. Note that the junction temperature increases proportionally with the increase in ambient temperature. #### **Power Dissipation Derating Chart** The power-derating chart in Figure 18 shows the Die1 (LED) and Die2 (Output IC) power profile from 0°C to 125°C. Figure 18: Power Derating Chart Based on Highly Effective Thermal Conductivity Board The Die1 (LED) power dissipation is derated linearly 1 mW/°C above 105°C (100 mW) to 125°C (80 mW). Whereas Die2 (Output IC) is derated linearly 7 mW/°C above 105°C (500 mW) to 125°C (360 mW). #### **Notes on Thermal Calculation** The application and environmental design for ACFL-3162 must ensure that the junction temperature of the internal ICs and LED do not exceed 150°C. The following equations are for the purposes of calculating the maximum power dissipation and the corresponding effects on junction temperatures. The thermal resistance model shown here is not meant to and does not predict the performance of a package in an application-specific environment; it can be used only as a reference for thermal performance comparison under the specified PCB layout as shown in Figure 18. ## Calculation of Input LED Power Dissipation - P1 Input LED Power Dissipation ( $P_1$ ) = $I_{F(LED)}$ (Recommended Max.) × $V_{F(LED)}$ (at 125°C) × Duty Cycle #### Example: $P_1 = 16 \text{ mA} \times 1.85 \text{V} \times 50\% \text{ duty cycle} = 14.8 \text{ mW}$ ## Calculation of Output IC Power Dissipation – P<sub>2</sub> Output IC Power Dissipation $(P_2) = P_{O(Static)} + P_{HS} + P_{LS}$ #### Where: - $P_{O(Static)}$ : Static power dissipated by the output IC = $I_{DD} \times V_{DD}$ - P<sub>HS</sub>: High-side switching power dissipation at V<sub>OH</sub> pin = (V<sub>DD</sub> × Q<sub>G</sub> × f<sub>PWM</sub>) × R<sub>DS,OH(MAX)</sub> / (R<sub>DS,OH(MAX)</sub> + R<sub>GH</sub>) / 2 - P<sub>LS</sub>: Low-side switching power dissipation at V<sub>OL</sub> pin = (V<sub>DD</sub> × Q<sub>G</sub> × f<sub>PWM</sub>) × R<sub>DS,OL(MAX)</sub> / (R<sub>DS,OL(MAX)</sub> + R<sub>GL</sub>) / 2 - Q<sub>G</sub>: IGBT gate charge at supply voltage - f<sub>PWM</sub>: Input LED switching frequency - R<sub>DS.OH(MAX)</sub>: Maximum high-side output impedance - R<sub>GH</sub>: Gate charging resistance - R<sub>DS,OL(MAX)</sub>: Maximum low-side output impedance - R<sub>GI</sub>: Gate discharging resistance #### Example: $$P_{HS} = (15V \times 100 \text{ nC} \times 200 \text{ kHz}) \times 1.3\Omega / (1.3\Omega + 2.2\Omega) / 2 = 56 \text{ mW}$$ $$P_{LS} = (15V \times 100 \text{ nC} \times 200 \text{ kHz}) \times 1.2\Omega / (1.2\Omega + 2.2\Omega) / 2 = 53 \text{ mW}$$ $$P_{O(Static)} = 4 \text{ mA (Data Sheet Max.)} \times 15V = 60 \text{ mW}$$ $$P_{2} = 60 \text{ mW} + 56 \text{ mW} + 53 \text{ mW} = 169 \text{ mW}$$ # Calculation of the Junction Temperature for a Highly Effective Thermal Conductivity Board #### Example: ``` Input LED Junction Temperature, T_1 = (R_{11} \times P_1 + R_{12} \times P_2) + T_A = (193.6^{\circ}\text{C/W} \times 14.8 \text{ mW} + 24.93^{\circ}\text{C/W} \times 169 \text{ mW}) + 125^{\circ}\text{C} = 132^{\circ}\text{C} < T_J(\text{absolute max}) \text{ of } 150^{\circ}\text{C} Output IC Junction Temperature, T_2 = (R_{21} \times P_1 + R_{22} \times P_2) + T_A = (29.22^{\circ}\text{C/W} \times 14.8 \text{ mW} + 43.83^{\circ}\text{C/W} \times 169 \text{ mW}) + 125^{\circ}\text{C} = 133^{\circ}\text{C} < T_J(\text{absolute max}) \text{ of } 150^{\circ}\text{C} ``` **NOTE:** The junction temperature of $T_1$ and $T_2$ must not exceed 150°C at the given ambient temperature $T_A$ . ## **Typical Application Circuit** Figure 19: ACFL-3162 Typical Application Circuit **NOTE:** The component value is subject to change based on application conditions. ### Sizing the External Gate Resistor The ACFL-3162 has a set of source and sink outputs that offers flexibility in tuning the turn-on and turn-off gate resistors for optimum MOSFET/IGBT switching performance. Typically, when working on a new design, the gate resistor value can be selected based on the recommended values given in the MOSFET/IGBT data sheet under certain test conditions. However, it is also important to consider the gate driver capability during the design so that the peak gate current is within the recommended ratings of the driver. If the ACFL-3162 is used to drive the MOSFET/IGBT directly, the designer must consider the power dissipation for both the gate driver and the external gate resistors. #### Example: Given $V_{DD} = 18V$ , $V_{SS} = -5V$ : - Recommended I<sub>OH(PEAK)</sub> = Maximum V<sub>OUTP</sub> peak output souring current = -6A - Recommended I<sub>OL(PEAK)</sub> = Minimum V<sub>OUTN</sub> peak output souring current = 6A - Minimum gate turn-on resistor, Rgon(min) $\geq (V_{DD} V_{SS})/I_{OH(PEAK)} R_{DS,OH(ON)} = 23V/6A 0.4\Omega = 3.43\Omega$ - Select Rgon = 4Ω to start with. - Minimum gate turn-off resistor, Rgon(min) $\geq$ (V<sub>DD</sub> V<sub>SS</sub>)/I<sub>OL(PEAK)</sub> R<sub>DS,OL(ON)</sub> = 23V/6A 0.2 $\Omega$ = 3.63 $\Omega$ - Select Rgoff = $4\Omega$ to start with. The power dissipation of gate resistors can be calculated as follows: Power dissipation in turn-on gate resistor, $P_{(Rqon)}$ = Average Igate(on)<sup>2</sup> × Rgon Power dissipation in turn-off gate resistor, $P_{(Rgoff)}$ = Average Igate(off)<sup>2</sup> × Rgoff Once initial Rgon and Rgoff values are selected, test the circuit with the MOSFET/IGBT under actual application conditions to check for switching losses, MOSFET/IGBT voltage spikes, and so on, to fine-tune the gate resistor values. ## **Layout Guidelines** The output of the gate driver sinks approximately 10A, requiring a low-inductance return current path in the PCB layout design to minimize ground bounce effects. This is crucial because excited parasitic elements in the PCB or gate driver can dominate, leading to significant noise issues. The smallest loop between the outbound and return currents forms the least inductance. The gate driver should be placed near the power devices (that is, the MOSFET/IGBT) with short and thick traces to minimize the parasitic inductance along the high-current switching path. Adequate spacing should always be maintained between the high-voltage isolated circuitry and any input referenced circuitry. The minimum spacing between two adjacent high-side isolated channels (that is, the top and bottom channels) must also be maintained. Insufficient spacing reduces the effective isolation and may increase parasitic coupling that will degrade part performance. Figure 20 shows the recommended PCB layout guidelines. Figure 20: PCB Layout Guidelines The placement and routing of supply bypass capacitors requires special attention. During switching transients, the majority of the gate charge is supplied by bypass capacitors. Maintaining short bypass capacitor trace lengths ensures a low supply ripple and clean switching waveforms. It is recommended to connect the bypass capacitors to the power plane and ground plane with multiple via holes. The planes can provide better heat dissipation and serve as a natural decoupling capacitor to the IC. Figure 21 shows the recommended placement of the bypass capacitors and the PCB planes stack-up. Figure 21: PCB Planes Stack-Up and Bypass Capacitors Placement | Copyright © 2023–2025 Broadcom. All Rights Reserved. The term "Broadcom" refers to Broadcom Inc. and/or its | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | subsidiaries. For more information, go to www.broadcom.com. All trademarks, trade names, service marks, and logos referenced herein belong to their respective companies. | | Broadcom reserves the right to make changes without further notice to any products or data herein to improve reliability, function, or design. Information furnished by Broadcom is believed to be accurate and reliable. However, Broadcom does not assume any liability arising out of the application or use of this information, nor the application or use of any product or circuit described herein, neither does it convey any license under its patent rights nor the rights of others. | | | | | | | | <b>№ BROADCOM</b> ° |