# A BROADCOM®

# **ACFJ-3530T**

**Automotive Gate Drive Optocoupler with Integrated Flyback DC-DC Controller, IGBT Desat Sensing, Active Miller Clamping, UVLO Feedback and Negative Bias** 

### **Description**

The Broadcom® Automotive Optocoupler Smart Gate Driver features integrated flyback controller for isolated DC-DC converter, IGBT desaturation sensing with soft-shutdown protection and fault feedback, under voltage lockout with feedback, and active Miller current clamping. The fast propagation delay with excellent timing skew performance enables excellent timing control and efficiency. This full feature optocoupler comes in a compact, surface-mountable SO-24 package with 0.8-mm pitch for space-savings, is suitable for HEV and EV applications.

Broadcom R<sup>2</sup>Coupler™ isolation products provide reinforced insulation and reliability that deliver safe signal isolation critical in automotive and high-temperature industrial applications.

## **Functional Diagram**

### <span id="page-0-0"></span>**Figure 1: ACFJ-3530T Functional Diagram**



### **Features**

- Qualified to AEC-Q100 Grade 1 Test Guidelines
- Automotive temperature range: –40°C to +125°C
- Integrated flyback controller for isolated DC-DC converter for power supply control and diagnostic
	- Regulated output supply voltage:  $16V \pm 5%$
	- Programmable negative supply
	- Supply output over load protection
	- Supply output short circuit protection
	- External primary switch good for Load Dump test conditions and high power scaling
- Minimum peak output current: -1.5A/+1.5A
- Minimum Miller clamp sinking current: 2A
- Maximum propagation delay: 200 ns
- Integrated fail-safe IGBT protection
	- IGBT Desat over-current sensing, "Soft" IGBT turnoff and fault feedback
	- Under Voltage Lock-Out protection (UVLO) with feedback
- High noise immunity
	- Common Mode Rejection (CMR): 50 kV/µs at  $V_{CM}$  = 1500V
	- Miller current clamping
	- Direct LED input with low input impedance and low noise sensitivity
	- Negative gate bias
- SO-24 package with 8-mm creepage and clearance
- Regulatory approvals:
	- UL1577, CAN/CSA
	- IEC 60747-5-5

### **Applications**

IGBT/SiC MOSFET gate driver for traction inverter, charger, and HVAC

**CAUTION!** Take normal static precautions in the handling and assembly of this component to prevent damage, degradation, or both that might be induced by ESD. The components featured in this data sheet are not to be used in military or aerospace applications or environments.

# **Ordering Information**



To order, choose a part number from the part number column and combine with the desired option from the option column to form an order entry.

Example 1:

ACFJ-3530T-500E to order product of SO-24 Surface Mount package in Tape and Reel packaging with IEC/EN/DIN EN 60747-5-5 Safety Approval in RoHS compliant.

Option data sheets are available. Contact your Broadcom sales representative or authorized distributor for information.

# **Package Outline Drawing**

### **Figure 2: Package Outline Drawing (24-Lead Surface Mount)**



## **Recommended PB-Free IR Profile**

Recommended reflow condition as per JEDEC Standard, J-STD-020 (latest revision).

**NOTE:** Non-halide flux should be used.

# **Product Overview Description**

The ACFJ-3530T (shown in [Figure 1\)](#page-0-0) is a highly integrated power control device that incorporates all the necessary components for a complete, isolated IGBT gate drive circuit. It features flyback controller for isolated DC-DC converter, a high-current gate driver, Miller current clamping, IGBT desaturation over-current protection, supply under voltage lock-out protection and feedback in a SO-24 package. Direct LED input allows flexible logic configuration and differential current mode driving with low input impedance, greatly increased its noise immunity.

# **Package Pin Out**

**Figure 3: ACFJ-3530T Pin Configuration** 



# **Pin Description**



# **Approvals**

The ACFJ-3530T is approved by the following organizations.



# **IEC/EN/DIN EN60747-5-5 Insulation Characteristics**



### **NOTE:**

- 1. Isolation characteristics are guaranteed only within the safety maximum ratings that must be ensured by protective circuits in application. Surface mount classification is class A in accordance with CECCOO802.
- 2. Refer to the optocoupler section of the Isolation and Control Components Designer's Catalog, under Product Safety Regulation section IEC/EN/DIN EN 60747-5-5, for a detailed description of Method a and Method b partial discharge test profiles.

# **Insulation and Safety Related Specifications**



# **ESD Ratings**



# **Absolute Maximum Ratings**

Unless otherwise specified, all voltages at input IC reference to  $V_{EE1}$ , all voltages at output IC reference to  $V_{EE2}$ .



<span id="page-6-0"></span> $\overline{a}$ . Reference to V<sub>EE1</sub>.

<span id="page-6-1"></span>b. Reference to  $V_{EE2}$ .

c. Maximum pulse width=1 µs, maximum duty cycle=1%.

d. Output IC power dissipation is derated linearly above 105°C from 600 mW to 550 mW at 125°C for high effective thermal conductivity board. For low effective thermal conductivity board, output IC power dissipation is derated linearly above 105°C from 600 mW to 400 mW at 125°C. PCB thermal resistance characteristic has to be considered so as not to exceed absolute maximum rating. See [Thermal Resistance Model](#page-11-0)  [for ACFJ-3530T](#page-11-0) for details.

e. Input IC power dissipation is derated linearly above 105°C from 150 mW to 125 mW at 125°C for high effective thermal conductivity board. For low effective thermal conductivity board, input IC power dissipation is derated linearly above 105°C from 150 mW to 100 mW at 125°C. See [Thermal Resistance Model for ACFJ-3530T](#page-11-0) for details.

# **Recommended Operating Conditions**

Unless otherwise specified, all voltages at input IC reference to  $V_{EE1}$ , all voltages at output IC reference to  $V_{EE2}$ .



a. Power-up sequence: Battery supply ( $V_{BAT+}$ ) to the DC-DC flyback transformer must be ready before  $V_{CC1}$  power up. When  $V_{CC1}$  is powered up from 0V to  $V_{UVLO1TH+}$ , DC-DC soft start current will starts to charge the compensation network which is connected to COMP pin. Subsequently, V<sub>CC2</sub> supply will be regulated to 16V. See [Soft Start Operation](#page-21-0) for details.

b. This supply is optional. It is required only when negative gate drive is implemented. Negative gate drive voltage can be programmed easily by connecting a Zener diode from  $V_E$  to  $V_{EE2}$ . Connect  $V_E$  to  $V_{EE2}$  if negative gate drive bias is not required.

c. See [Operation of Integrated DC-DC Flyback Controller](#page-20-0) for details.

# **Electrical and Switching Specifications**

Unless otherwise specified, all minimum/maximum specifications are at recommended operating conditions; all voltages at input IC reference to V<sub>EE1</sub>, all voltages at output IC reference to V<sub>EE2</sub>. All typical values at T<sub>A</sub> = 25°C, V<sub>CC1</sub> = 5V,  $V_{CC2} - V_E = 16V$ ,  $V_E = V_{EE2} = 0V$ .



Automotive Gate Drive Optocoupler with Integrated Flyback DC-DC Controller, IGBT Desat Sensing, Active Miller Clamping, UVLO Feedback and Negative Bias

**ACFJ-3530T** Data Sheet





a. PWM switching frequency of PGD is dithered in a range of  $\pm 6\%$  typically over 3.3 ms.

- b. Maximum PWM duty cycle, D<sub>MAX</sub> is the hard limit set by IC for protection purpose. For discontinuous mode (DCM) operation, the maximum duty cycle for transformer design should be limited to 50% under system full load conditions.
- c. For High Level Output Voltage testing, V<sub>OH</sub> is measured with a dc load current. When driving capacitive loads, V<sub>OH</sub> will approach V<sub>CC2</sub> as  $I_{\text{O}-H}$  approaches zero.
- d. Maximum pulse width = 1.0 ms, maximum duty cycle = 20%.
- <span id="page-10-1"></span>e. After V<sub>O</sub> of the ACFJ-3530T is allowed to go high (V<sub>CC2</sub> – V<sub>E</sub> > V<sub>UVLO2</sub><sub>TH+</sub>), the DESAT detection feature of the ACFJ-3530T will be the primary source of IGBT protection. V<sub>CC2</sub> must be greater than V<sub>UVLO2</sub> T<sub>H+</sub> threshold to ensure Desat is functional. Desat detection feature will remain functional until V<sub>CC2</sub> is below V<sub>UVLO2</sub><sub>TH-</sub> threshold. Thus, the Desat detection and UVLO features of the ACFJ-3530T work in conjunction to ensure constant IGBT protection.
- <span id="page-10-0"></span>f. Maximum pulse width = 1  $\mu$ s, maximum duty cycle = 1%.
- g.  $t_{PLH}$  is defined as propagation delay from 50% of input source voltage,  $V_{Source}$  to 50% of High level output.
- h.  $t_{PHL}$  is defined as propagation delay from 50% of input source voltage,  $V_{\text{Source}}$  to 50% of Low level output.
- i. Pulse Width Distortion (PWD) is defined as  $(t_{PHL} t_{PLH})$  of any given unit.
- j. As measured from  $I_F$  to output  $(V_O)$ .
- k. Dead Time Distortion (DTD) is defined as  $(t_{PH} t_{PH})$  between any two parts under the same test conditions.
- l.  $\,$  Common Mode Transient Immunity (CMTI) in the high state is the maximum tolerable dV $_{\rm CM}/$ d $_{\rm t}$  of the common mode pulse, V $_{\rm CM}$ , to assure that the output will remain in the high state (that is, Output > 13V). A 330 pF and a 10-kΩ pull-up resistor are needed in UVLO and Desat faults detection mode.
- m. Common Mode Transient Immunity (CMTI) in the low state is the maximum tolerable dV $_{\rm CM}$ d<sub>t</sub> of the common mode pulse, V<sub>CM</sub>, to assure that the output will remain in a low state (that is, Output < 1.0V). A 330 pF and a 10-kΩ pull-up resistor are needed in UVLO and Desat faults detection mode.
- n. This is the "increasing" (that is, turn-on or "positive going" direction) of  $V_{CC2} V_E$ .
- o. This is the "decreasing" (that is, turn-off or "negative going" direction) of  $V_{CC2} V_E$ .
- p. The delay time when  $V_{CC2}$  exceeded  $V_{UVLO2}$  TH+ to 50% of /UVLO positive going edge.
- q. The delay time when  $V_{CC2}$  exceeded  $V_{UVLO2TH}$  threshold to 50% of /UVLO negative going edge.
- r. The delay time when  $V_{CC2}$  exceeded  $V_{UVLO2TH+}$  to 50% of VO positive going edge (that is, VO turn-on).
- s. The delay time when  $V_{CC2}$  exceeded  $V_{UVLO2}$  TH- threshold to 50% of VO negative going edge (that is, VO turn-off).
- t. The delay time when  $V_{CC2}$  exceeded  $V_{OV2}$  TH- to 50% of /UVLO positive going edge.
- u. The delay time when  $V_{CC2}$  exceeded  $V_{OV2TH+}$  to 50% of /UVLO negative going edge.
- See [During IGBT Short Circuit Event](#page-26-0) for further details.
- w. The delay time for ACFJ-3530T to respond to an over-current/short circuit fault condition without any external blanking capacitor at the DESAT pin.
- x. The amount of time from when Desat threshold is exceeded to 90% of V<sub>GATE</sub> negative going edge as mentioned test conditions.
- y. The amount of time from when Desat threshold is exceeded to  $(V_{EE2} + 2V)$  of  $V_{GATE}$  negative going edge as mentioned test conditions.
- z. The amount of time from when Desat threshold is exceeded to 50% of /FAULT negative going edge.
- aa.The amount of time when Desat threshold is exceeded, driver output VO is mute to LED input.
- ab.The amount of time when Desat Mute time is expired, LED input must be kept Low for /FAULT status to return to High.

# **Package Characteristics**



a. In accordance with UL1577, each optocoupler is proof tested by applying an insulation test voltage ≥ 6000 VRMS for 1 second.

b. The Input-Output Momentary Withstand Voltage is a dielectric voltage rating that should not be interpreted as an input-output continuous voltage rating. For the continuous voltage rating, refer to your equipment level safety specification or IEC/EN/DIN EN 60747-5-5 Insulation Characteristics Table.

<span id="page-10-2"></span>c. The device is considered as a two-terminal device: pins 1 to 12 are shorted together and pins 13 to 24 are shorted together.

# <span id="page-11-0"></span>**Thermal Resistance Model for ACFJ-3530T**

The diagram for measurement is shown in [Figure 4](#page-11-1). This is a multi-chip package with four heat sources, the effect of heating of one die due to the adjacent dice are considered by applying the theory of linear superposition. Here, one die is heated first and the temperatures of all the dice are recorded after thermal equilibrium is reached. Then, the second die is heated, and all the dice temperatures are recorded and so on until the fourth die is heated. With the known ambient temperature, the die junction temperature and power dissipation, the thermal resistance can be calculated. The thermal resistance calculation can be cast in matrix form. This yields a 4 by 4 matrix for this case of four heat sources.

<span id="page-11-1"></span>





## **Definitions**

- R<sub>11</sub>: Thermal Resistance of Die1 due to heating of Die1 (°C/W)
- R<sub>12</sub>: Thermal Resistance of Die1 due to heating of Die2 (°C/W)
- $R_{13}$ : Thermal Resistance of Die1 due to heating of Die3 (°C/W)
- $R_{14}$ : Thermal Resistance of Die1 due to heating of Die4 (°C/W)
- R<sub>21</sub>: Thermal Resistance of Die2 due to heating of Die1 (°C/W)
- R<sub>22</sub>: Thermal Resistance of Die2 due to heating of Die2 (°C/W)
- $R_{23}$ : Thermal Resistance of Die2 due to heating of Die3 (°C/W)
- R<sub>24</sub>: Thermal Resistance of Die2 due to heating of Die4 (°C/W)
- R<sub>31</sub>: Thermal Resistance of Die3 due to heating of Die1 (°C/W)
- R<sub>32</sub>: Thermal Resistance of Die3 due to heating of Die2 (°C/W)

R33: Thermal Resistance of Die3 due to heating of Die3 (°C/W) R<sub>34</sub>: Thermal Resistance of Die3 due to heating of Die4 (°C/W)  $R_{41}$ : Thermal Resistance of Die4 due to heating of Die1 (°C/W) R<sub>42</sub>: Thermal Resistance of Die4 due to heating of Die2 (°C/W) R43: Thermal Resistance of Die4 due to heating of Die3 (°C/W) R44: Thermal Resistance of Die4 due to heating of Die4 (°C/W) P<sub>1</sub>: Power dissipation of Die1 (W) P<sub>2</sub>: Power dissipation of Die2 (W) P<sub>3</sub>: Power dissipation of Die3 (W) P4: Power dissipation of Die4 (W)  $T_1$ : Junction temperature of Die1 due to heat from all dice (°C)  $T_2$ : Junction temperature of Die2 due to heat from all dice (°C)  $T_3$ : Junction temperature of Die3 due to heat from all dice (°C)  $T_4$ : Junction temperature of Die4 due to heat from all dice (°C)  $T_a$ : Ambient temperature (°C)  $\Delta T_1$ : Temperature difference between Die1 junction and ambient (°C)  $\Delta T_2$ : Temperature deference between Die2 junction and ambient (°C)  $\Delta T_3$ : Temperature difference between Die3 junction and ambient (°C)  $\Delta T_4$ : Temperature deference between Die4 junction and ambient (°C) T1 = (R11 × P1 + R12 × P2 + R13 × P3 + R14 × P4) + Ta ---------------------------------------------------- (1) T2 = (R21 × P1 + R22 × P2 + R23 × P3 + R24 × P4) + Ta ---------------------------------------------------- (2) T3 = (R31 × P1 + R32 × P2 + R33 × P3 + R34 × P4) + Ta ---------------------------------------------------- (3) T4 = (R41 × P1 + R42 × P2 + R43 × P3 + R44 × P4) + Ta ---------------------------------------------------- (4) Measurement is done on both low effective thermal conductivity test board (according to JESD51-3) and on high effective thermal conductivity test board (according to JESD51-7).



**ACFJ-3530T** Data Sheet

Application and environmental design for ACFJ-3530T needs to ensure that the junction temperature of the internal ICs and LED within the gate driver optocoupler do not exceed 150°C. The following examples are based on typical circuit shown in [Figure 25](#page-20-1) for estimation of maximum power dissipation and corresponding effect on junction temperatures. This thermal calculation can only be used as a reference for thermal comparison between actual application board layout and PCB board according to JESD51-7. The actual power dissipation achievable will depend on the application environment (PCB layout, air flow, part placement, and so on).

### **Calculation of Input IC Power Dissipation, P1**

Input IC Power Dissipation  $(P_1) = P_{I(Static)} + P_{I\{H(PGD)} + P_{I\{L(PGD)}\}}$ 

where:

 $P_{\text{I(Static)}} -$  Static power dissipated by the input IC =  $V_{\text{CC1(MAX)}} \times I_{\text{CC1(MAX)}}$  $P_{IHPGD}$  – High side switching power dissipation at PGD pin  $=$  (V<sub>CC1(MAX)</sub> × Q<sub>G</sub> ExtMOS × fpwm DCDC) × R<sub>OH</sub> pgD(MAX) / (R<sub>OH</sub> pgD(MAX) + R<sub>G\_PGD</sub>) / 2 PIL(PGD) – Low side switching power dissipated at PGD pin  $=$  (V<sub>CC1(MAX)</sub>  $\times$  Q<sub>G</sub> ExtMOS  $\times$  f<sub>PWM</sub> DCDC)  $\times$  R<sub>OL</sub> PGD(MAX) / (R<sub>OL\_PGD(MAX)</sub> + R<sub>G\_PGD</sub>) / 2  $Q<sub>G-ExIMOS</sub>$  – Gate charge of external MOSFET connected to PGD pin at supply voltage  $f_{\text{PWM\_DCC}} - \text{DC-DC}$  switching frequency  $R_{OH~PGD(MAX)}$  – Maximum high side PGD pin output impedance = 0.5V / 50 mA = 10 $\Omega$  $R_{OL-PGD(MAX)}$  – Maximum low side PGD pin output impedance = 0.4V / 50 mA = 8 $\Omega$  $R<sub>G-PGD</sub>$  – Gate resistance connected to PGD pin

Example:

 $P_{I(Static)} = 5.5V \times 6.7 \text{ mA} = 36.85 \text{ mW}$  $P_{IH(PGD)} = (5.5V × 5 nC × 160 kHz) × 10Ω / (10Ω + 20Ω) / 2 = 0.73 mW$  $P_{II (PGD)} = (5.5V × 5 nC × 160 kHz) × 8Ω / (8Ω + 20Ω) / 2 = 0.63 mW$  $P_1$  = 36.85 mW + 0.73 mW + 0.63 mW = 38.21 mW

### **Calculation of Input LED Power Dissipation, P2**

Input LED Power Dissipation  $(P_2) = I_{F(I|FD)}$  (Recommended Max) × V<sub>F(LED)</sub> (at 125°C) × Duty Cycle

Example:

 $P_2$  = 16 mA × 1.25V × 50% = 10 mW

### **Calculation of Output IC Power Dissipation, P3**

Output IC Power Dissipation  $(P_3) = P_{O(Static)} + P_{OH} + P_{OL}$ 

where:

 $P_{O(Static)}$  – Static power dissipated by the output IC = (V<sub>CC2</sub> – V<sub>EE2</sub>) × I<sub>CC2(MAX)</sub>  $(V_{CC2} - V_{EE2})$  – Total output power supply = Regulated  $V_{CC2(MAX)}$  + Vz *(Vz can be 0V if negative supply is not used)*  $P_{OH}$  – High side switching power dissipation at  $V_{O}$  pin  $= (V_{CC2} - V_{EE2}) \times Q_G \times f_{PWM} \times R_{OH(MAX)} / (R_{OH(MAX)} + R_{GH}) / 2$  $P_{\text{OL}}$  – Low side switching power dissipation at VO pin  $= (V_{CC2} - V_{FF2}) \times Q_G \times f_{PWM} \times R_{OL(MAX)} / (R_{OL(MAX)} + R_{GL}) / 2$  $Q_G$  – External buffer gate charge at supply voltage  $f_{\text{PWM}}$  – Input LED switching frequency  $R_{OH(MAX)}$  – Maximum high side V<sub>O</sub> pin output impedance at  $I_{OH(MIN)}$  = 3.33Ω  $R<sub>GH</sub>$  – Gate charging resistance  $R_{OL(MAX)}$  – Maximum low side V<sub>O</sub> pin output impedance  $I_{OL(MIN)}$  = 3.33Ω  $R_{\text{GI}}$  – Gate discharging resistance

Example:

 $(V_{CC2} - V_{FF2}) = 16.8V + 5.5V = 22.3V$  $P_{O(Static)} = 22.3V \times 17 \text{ mA} = 379.1 \text{ mW}$  $P_{OH}$  = (22.3V × 200 nC × 10 kHz) × 3.33Ω / (3.33Ω +10Ω) / 2 = 5.57 mW  $P_{\text{O}1}$  = (22.3V × 200 nC × 10 kHz) × 3.33Ω / (3.33Ω +10Ω) / 2 = 5.57 mW  $P_3$  = 379.1 mW + 5.57 mW + 5.57 mW = 390.24 mW

### **Calculation of LED2 Power Dissipation, P4**

LED2 Power Dissipation (P<sub>4</sub>) = I<sub>F(LED2)</sub> (Design Max) × V<sub>F(LED2)</sub> (at 125°C) × Duty Cycle

Example:

 $P_4$  = 16 mA × 1.25V × 50% = 10 mW

### **Calculation of Junction Temperature using High Effective Thermal Conductivity Board:**

Input IC Junction Temperature = (37°C/W × P<sub>1</sub> + 18.8°C/W × P<sub>2</sub> + 12.4°C/W × P<sub>3</sub> + 22.9°C/W × P<sub>4</sub>) + T<sub>a</sub> Input LED Junction Temperature = (15.5°C/W × P<sub>1</sub> + 129.2°C/W × P<sub>2</sub> + 16.1°C/W × P<sub>3</sub> + 21.5°C/W × P<sub>4</sub>) + T<sub>a</sub> Output IC Junction Temperature = (14.6°C/W × P<sub>1</sub> + 23.9°C/W × P<sub>2</sub> + 28.6°C/W × P<sub>3</sub> + 31.8°C/W × P<sub>4</sub>) + T<sub>a</sub> LED2 Junction Temperature = (18.4°C/W × P<sub>1</sub> + 22.8°C/W × P<sub>2</sub> + 22.8°C/W × P<sub>3</sub> + 90.5°C/W × P<sub>4</sub>) + T<sub>a</sub>

**Junction temperatures of the internal ICs and LEDs must not exceed 150°C.**

# **Typical Performance Plots**

### <span id="page-16-0"></span>**Figure 7: PWM Duty Cycle vs. V<sub>COMP</sub> Figure 8: I<sub>COMP</sub> vs. Supply Voltage**





### <span id="page-16-5"></span>**Figure 11:** I<sub>E</sub> vs. Temperature **Figure 12:** I<sub>F</sub> vs. V<sub>F</sub>



<span id="page-16-1"></span>



<span id="page-16-2"></span>

<span id="page-16-4"></span>

<span id="page-16-3"></span>



### <span id="page-17-0"></span>**Figure 13:** I<sub>TH</sub> vs. Temperature **Figure 14:** V<sub>OH</sub> vs. I<sub>OH</sub>







<span id="page-17-1"></span>

<span id="page-17-2"></span>**Figure 15:**  $V_{OL}$  vs.  $I_{OL}$  **Figure 16:**  $I_{SSD}$  vs.  $V_{SSD}$ 

<span id="page-17-3"></span>

<span id="page-17-4"></span>**Figure 17:** T<sub>P</sub> vs. Temperature **Figure 18:** Figure 18: I<sub>CLAMP</sub> vs. V<sub>CLAMP</sub>

<span id="page-17-5"></span>

### <span id="page-18-1"></span>**Figure 19: V**<sub>DESAT</sub> vs. Temperature **Figure 20: I<sub>CHG</sub> vs. Temperature**



# <span id="page-18-2"></span>1.04



<span id="page-18-3"></span>**Figure 21: IDCHG vs. Temperature** 



<span id="page-18-0"></span>**Figure 22: Propagation Delay Test Circuit**



### <span id="page-19-0"></span>**Figure 23: CMR VO High Test Circuit**



### <span id="page-19-1"></span>**Figure 24: CMR VO Low Test Circuit**



# **Typical Gate Drive Circuit with IGBT Desaturation Detection**

<span id="page-20-1"></span>**Figure 25: ACFJ-3530T Typical Gate Drive Circuit with IGBT Desaturation Over-Current Sensing and Negative Bias Set by Vz**



**NOTE:** Component values are subjected to change with various application requirements.

# **Description of Operations and Functions**

### <span id="page-20-0"></span>**Operation of Integrated DC-DC Flyback Controller**

The ACFJ-3530T integrated DC-DC flyback controller operates in a discontinuous conduction mode (DCM) at a fixed average switching frequency of 135 kHz. It converts a wide 6.5V to 26V input range to 16V fixed positive output and programmable negative voltage of 0V to 10V. These voltage ranges are well suited for various automotive and industrial applications.

The primary control block implements direct duty cycle control logics for line and load regulation. Primary winding current is sensed and limited to  $V_{\rm ISEN~TH}$  to prevent transformer short circuit failure from damaging the primary switch. The sense resistor (R<sub>sense</sub>) is selected based on the maximum primary winding current limit and maximum power dissipation requirement. Secondary output voltage  $V_{CC2}$  is sensed and feedback to the primary control circuits. The closed loop control circuits always regulates V<sub>CC2</sub> to 16V with respect to V<sub>E</sub>. When V<sub>CC2</sub> is greater than the specified V<sub>CC2</sub> threshold  $(V_{OVITH+})$ ,  $V_{CC2}$  over voltage protection is triggered. The PGD pin on the primary side of gate driver is shut down to protect secondary over voltage failure. When  $V_{CC2}$  reduces to  $V_{OV2TH}$ , the PGD pin is released and DC-DC regulation resumes its normal operations.

While designing the flyback transformer for DCM controller, the maximum PWM duty cycle must be limited to 50% or less at the minimum input voltage (for example,  $V_{BAT+} = 6.5V$ ) under full load conditions. A flyback transformer should be connected to ACFJ-3530T according to [Figure 25](#page-20-1) for complete isolated DC-DC converter. The input LED should be kept off while powering up the V<sub>CC1</sub>. To ensure proper operation of the DC-DC converter, fast V<sub>CC1</sub> rise time (≤ 5 ms) is preferred for soft start function to control the inrush current. If V<sub>CC2</sub> fails to rise above 6V at the end of the soft start period (about 20 ms), the primary switch is turned off to prevent a possible V<sub>CC2</sub> short circuit event during start-up. The DC-DC controller can be restart by power reset  $V_{CC1}$ .

The average PWM switching frequency of primary gate drive (PGD) is dithered ± 6% typically from center frequency of 135 kHz. Frequency dithering feature helps to achieve better EMI performance by spreading the switching and its harmonics over wider band.

### <span id="page-21-0"></span>**Soft Start Operation**

ACFJ-3530T is designed with built-in soft start feature. When V<sub>CC1</sub> is higher than V<sub>UVLO1</sub> TH+, the built-in soft start circuit starts to function. Typical soft start timing is 20 ms. Soft start current ( $I_{\text{COMP}}$ ) charges up the compensation network through the V<sub>COMP</sub> pin and gradually increases the V<sub>COMP</sub> voltage to the correct working level. [Figure 26](#page-21-1) shows the typical DC-DC start up waveforms.



### <span id="page-21-1"></span>**Figure 26: Typical DC-DC Start Up Waveforms**

### **NOTE:**

- a. V<sub>SAW</sub> is IC internal saw waveform and cannot be measured externally. V<sub>SAW</sub> frequency is not drawn to scale.
- b. Typical DC-DC switching frequency at PGD pin is 135 kHz. V<sub>PGD</sub> frequency is not drawn to scale.

# <span id="page-22-0"></span>**Status Flags**

The status flags at the primary side reflect the state of the circuit operation. [Figure 29](#page-24-0) exemplifies how the status flags react when  $V_{CC2}$  ramps up and down when  $V_{CC1}$  is ready.

- Normal operation: All the status flags (/UVLO and /FAULT) are in Hi-Z state. These pins are pulled high through the external resistors.
- $\blacksquare$  Under voltage lock out (UVLO) fault: During operation, if V<sub>CC1</sub> falls below the V<sub>CC1</sub> threshold (V<sub>UVLO1</sub><sub>TH-</sub>) or V<sub>CC2</sub> falls below the UVLO threshold ( $V_{UVLO2-TH}$ ), /UVLO flags will be pulled low.
- $V_{CC2}$  over voltage (OV) fault: When  $V_{CC2}$  is over  $V_{CC2}$  over voltage protection threshold ( $V_{OV2}$ <sub>TH+</sub>), /UVLO flags will be pulled low.
- IGBT short circuit (SC) fault: If a short circuit fault occurs, the IGBT gate will be soft shutdown (pulled low by the SSD pin action). /FAULT pin will be pulled low.
- E LED2 Fault: When  $V_{CC2} V_{EE2}$  supply voltage is greater than typical 6V, secondary side LED2 starts to pulse to inform the primary IC that the feedback channel is working normally. If the primary IC detects no signal from LED2, it is diagnosed as LED2 is faulty. Primary IC will stop the DC-DC regulation by pulling the PGD pin and COMP pin low. Both status flags (/ULVO and /FAULT) will be pulled low to inform the microcontroller. The primary IC's power ( $V_{CC1}$ ) is then needed to be rebooted for IC reset. [Figure 27](#page-23-0) shows a typical gate driver circuit with low-dropout linear regulator (LDO) for primary IC ( $V_{CC1}$ ) reboot during LED2 fault condition.



### **Table 1: Status Flags**



### <span id="page-23-0"></span>Figure 27: Typical Gate Driver Circuit with Low-Dropout Linear Regulator (LDO) for V<sub>CC1</sub> Reboot

### **Description of Gate Driver and Miller Clamping**

The gate driver is directly controlled by the input LED current  $(I_F)$ . When input LED current is driven high, the main output of ACFJ-3530T can then delivers a 1.5A sourcing current to drive the external buffer that drives the IGBT's gate. While the input LED is switched off,  $V<sub>O</sub>$  provides 1.5A sinking current to external buffer to switch the gate off fast. The Miller clamping pull-down MOSFET (MC pin) is activated when gate voltage drops below V<sub>TH\_CLAMP</sub> voltage to provide low impedance path to Miller current.



### **Figure 28: Gate Drive Signal Behavior**

## **Description of Under Voltage Lock Out**

Insufficient gate voltage to IGBT can increase turn on resistance of IGBT, resulting in large power loss and IGBT damage due to high heat dissipation. ACFJ-3530T monitors the output power supply ( $V_{CC2}$ ) constantly. When output power supply is lower than under voltage lock out (UVLO) threshold, gate driver output will shut off to protect IGBT from low voltage bias. During power up, the UVLO feature forces the ACFJ-3530T's output low to prevent unwanted turn-on at lower voltage. When power supply (V<sub>CC2</sub>) voltage increases more than V<sub>UVLO2</sub>  $_{TH+}$  threshold, the /UVLO fault status will be cleared and the gate driver resumes its normal function automatically.



<span id="page-24-0"></span>

# **Description of Over Voltage Protection**

When  $V_{CC2}$  is greater than the specified  $V_{CC2}$  over voltage protection threshold, the PGD pin on the primary side of gate driver is shut down to protect secondary over voltage failure. When  $V_{CC2}$  goes below the  $V_{CC2}$  over voltage protection threshold, PGD starts to regulate again. The  $V_{CC2}$  over voltage condition is feedback to microcontroller by pulling the /UVLO pin low. Output driver ( $V_O$ ), Miller clamp, Desat protection and soft shutdown functions are not locked out by over voltage protection. See [Status Flags](#page-22-0) for /UVLO and /FAULT feedback truth table.

### **DESAT Fault Detection Blanking Time**

After the IGBT is turned on, the DESAT fault detection circuitry must remain disabled for a short period of time to allow the IGBT collector voltage to fall below the DESAT threshold. This time period, called the total DESAT blanking time, is the sum of both internal DESAT blanking time, t<sub>DESAT(BLANKING)</sub> and external blanking time. While the internal DESAT blanking time is preset within the device, the external blanking time is flexibly determined by selecting the blanking capacitor ( $C_{BLANK}$ ) with preset DESAT sensing voltage ( $V_{DESATTH}$ ) and Desat charge current ( $I_{CHG}$ ).

The total blanking time is calculated in terms of internal blanking time ( $t_{DESAT(BLANKING)}$ ), external capacitance (C<sub>BLANK</sub>), DESAT sensing voltage ( $V_{DESAT-TH}$ ), and DESAT charge current ( $I_{CHG}$ ) as follows:

Total DESAT blanking time, t<sub>BLANK</sub> = t<sub>DESAT(BLANKING)</sub> + C<sub>BLANK</sub> × V<sub>DESAT\_TH</sub> / I<sub>CHG</sub>

## <span id="page-26-0"></span>**During IGBT Short Circuit Event**

- 1. DESAT terminal monitors IGBT's VCE voltage.
- 2. When the voltage on the DESAT terminal exceeds 9.1V, the IGBT gate voltage ( $V_{GATE}$ ) is slowly lowered by soft shutdown (SSD) pin. Output driver, VO enters into high impedance state.
- 3. Output driver VO ignores all PWM commands during mute time (t<sub>DESAT(MUTE)</sub>) and remains in high impedance state.
- 4. /FAULT output goes low, notifying the microcontroller of the fault condition.
- 5. Microcontroller takes appropriate action.
- 6. When ( $t_{DESAT(MUTE)}$ ) expires, the LED input must be kept low for  $t_{DESAT(RESET)}$  before the fault condition can be cleared. /FAULT status will return to high, and SSD output will return to high impedance state.
- 7. Output (VO) starts to respond to LED input after fault condition is cleared.

### **Figure 30: Circuit Behaviors during IGBT Short Circuit Event**



## **Printed Circuit Board Layout Considerations**

Care must be taken while designing the layout of printed circuit board (PCB) for optimum performance.

Adequate spacing should always be maintained between the high voltage isolated circuitry and any input referenced circuitry. The same minimum spacing between two adjacent high-side isolated regions of the printed circuit board must be maintained as well. Insufficient spacing will reduce the effective isolation and increase parasitic coupling that will effect CMR performance.

The placement and routing of supply bypass capacitors requires special attention. During switching transients, the majority of the gate charge is supplied by the bypass capacitors. Maintaining short charging and discharging paths between capacitors and gate can help to achieve clean switching waveforms and low supply ripples. It is recommended to have supply and ground planes for V<sub>CC2</sub> and V<sub>EE2</sub>. It is also recommended to connect IC power pins, such as V<sub>CC2</sub> (pin 18) and  $V_{FF2}$  (pins 13 and 14) and external output buffer directly to these planes using multiple via holes locally. Similar layout guidelines are applicable to input side circuitry, such as power supply  $V_{CG1}$  (pin 5), input side ground  $V_{FF1}$  (pin 1) and supply decoupling capacitors.

For thermal dissipation purposes, it is recommended to place large copper area for top layer  $V_{EE2}$  (pins 13 and 14) and connect the copper area with multiple via holes to  $V_{EE2}$  plane at the bottom layer of PCB as illustrated in [Figure 31](#page-27-0).

The compensation network circuitry that connected to COMP (pin 4) is to be placed next to IC with short traces.

### <span id="page-27-0"></span>**Figure 31: Example of Recommended Layout**



Copyright © 2020–2021 Broadcom. All Rights Reserved. The term "Broadcom" refers to Broadcom Inc. and/or its subsidiaries. For more information, go to [www.broadcom.com](http://www.broadcom.com). All trademarks, trade names, service marks, and logos referenced herein belong to their respective companies.

Broadcom reserves the right to make changes without further notice to any products or data herein to improve reliability, function, or design. Information furnished by Broadcom is believed to be accurate and reliable. However, Broadcom does not assume any liability arising out of the application or use of this information, nor the application or use of any product or circuit described herein, neither does it convey any license under its patent rights nor the rights of others.

