

# ACFJ-3262

Industrial Dual-Channel 10-Amp Peak Gate Drive Optocoupler for MOSFET/GaN FET with Rail-to-Rail Output Voltage in an SO-24 Package

## Description

The Broadcom<sup>®</sup> ACFJ-3262 driver is a 10A peak, rail-to-rail output gate drive optocoupler. The ACFJ-3262 comes in a compact, surface-mountable SO-24 package with two independent isolated channels for space savings. It provides an isolation voltage of 5000 V<sub>rms</sub> between input and output channels and 1500 V<sub>rms</sub> between two output channels.

The ACFJ-3262 is primarily designed with high peak driving current capability to ensure optimum performance for direct driving Power MOSFET or GaN FET in various applications. The ACFJ-3262 features fast propagation delay and tight channel-to-channel skew, which make it ideal for driving Power MOSFET and GaN FET at high frequency DC-DC and AC-DC converters.

Broadcom isolation products provide reinforced insulation and reliability that deliver safe signal isolation critical in automotive and high temperature industrial applications.

#### Figure 1: Functional Diagram



### Features

- Industrial temperature range: –40°C to +125°C
- High output driving current: 10A (typical)
- Rail-to-rail output voltage
- Propagation delay: 95 ns max.
- Channel-to-channel skew: 9 ns max.
- Wide operating supply (V<sub>DD</sub>) range: 10V to 25V
- Under-voltage lockout (UVLO) protection with hysteresis
- Low supply current allows bootstrap half-bridge topology: I<sub>DD</sub> = 4 mA max.
- Common mode transient immunity (CMTI): 100 kV/µs at V<sub>CM</sub> = 1000V
- High noise immunity
  - Direct LED input with low input impedance and low noise sensitivity
- Dual-channel in SO-24 package with 8.3-mm creepage and clearance
- 2.8-mm creepage between two output drivers
- Regulatory approvals:
  - UL1577 5000  $V_{rms}$  for 1 min
  - CAN/CSA-C22.2 No. 62368-1
  - IEC/EN 60747-5-5 V<sub>IORM</sub> = 1230 V<sub>PEAK</sub>

### **Applications**

- Power supply and charger
- Renewable energy inverter and storage
- Motor Drive for Industrial automation and robotics
- **CAUTION!** Take normal static precautions in the handling and assembly of this component to prevent damage, degradation, or both that might be induced by ESD. The components featured in this data sheet are not to be used in military or aerospace applications or environments. The component is not AEC-Q100 qualified and not recommended for automotive applications.

# **Ordering Information**

| Part Number | Option<br>(RoHS Compliant) | Package | Surface Mount | Tape and<br>Reel | IEC/EN 60747-5-5 | Quantity     |
|-------------|----------------------------|---------|---------------|------------------|------------------|--------------|
| ACFJ-3262   | -000E                      | SO-24   | Х             |                  | Х                | 45 per tube  |
|             | -500E                      |         | Х             | Х                | Х                | 850 per reel |

To order, choose a part number from the part number column and combine it with the desired option from the option column to form an order entry.

**Example:** ACFJ-3262-500E to order the product of SO-24 Surface Mount package in Tape and Reel packaging with IEC/EN 60747-5-5 Safety Approval in RoHS compliant.

Options data sheets are available. Contact your Broadcom sales representative or an authorized distributor for information.

# Package Outline Drawing

#### Figure 2: ACFJ-3262 Package Outline Drawing



# **Recommended PB-Free IR Profile**

Recommended reflow condition as per JEDEC Standard, J-STD-020 (latest revision).

NOTE: Non-halide flux should be used.

## **Product Overview Description**

The ACFJ-3262 is a dual-channel, high peak driving current, rail-to-rail output isolated MOSFET/GaN gate driver in compact SO-24 package. It can operate over wide  $V_{DD}$  range of 10V to 25V with under-voltage lockout protection. The ACFJ-3262 has two separate source and sink outputs to facilitate tuning of turn-on and turn-off gate resistors. Direct LED input allows flexible logic configuration and differential current mode driving with low input impedance, greatly increasing noise immunity.

### **Package Pinout**

#### Figure 3: ACFJ-3262 Pinout

| 1 NC<br>2 CA1(DNC) | VDD1 24<br>VOUTP1 23 |
|--------------------|----------------------|
| 3 AN1              | VOUTN1 22            |
| 4 CA1              | VSS1 21              |
| 8 NC               | VDD2 17              |
| 9 CA2(DNC)         | VSS2(DNC) 16         |
| 10 AN2             | VOUTP2 15            |
| 11 CA2             | VOUTN2 14            |
| 12 NC              | VSS2 13              |

## **Pin Descriptions**

| Pin | Name      | Function                                  | Pin | Name   | Function                                                                                                                                            |
|-----|-----------|-------------------------------------------|-----|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | NC        | No connection                             | 24  | VDD1   | Driver 1 supply voltage                                                                                                                             |
| 2   | CA1(DNC)  | Cathode 1<br>(Do not connect externally.) | 23  | VOUTP1 | Driver 1 output to turn on gate of MOSFET/GaN                                                                                                       |
| 3   | AN1       | Anode 1                                   | 22  | VOUTN1 | Driver 1 output to turn off gate of MOSFET/GaN                                                                                                      |
| 4   | CA1       | Cathode 1                                 | 21  | VSS1   | Driver 1 Ground (Connect a decoupling capacitor to VSS1 and VDD1 locally and closely to the device.)                                                |
| 8   | NC        | No connection                             | 17  | VDD2   | Driver 2 supply voltage                                                                                                                             |
| 9   | CA2 (DNC) | Cathode 2<br>(Do not connect externally.) | 16  |        | Driver 2 Ground (Additional pin for VSS2 lead frame<br>support. Internally connected to pin 13. Do not<br>connect externally to avoid ground loop.) |
| 10  | AN2       | Anode 2                                   | 15  | VOUTP2 | Driver 2 output to turn on gate of MOSFET/GaN                                                                                                       |
| 11  | CA2       | Cathode 2                                 | 14  | VOUTN2 | Driver 2 output to turn off gate of MOSFET/GaN                                                                                                      |
| 12  | NC        | No connection                             | 13  | VSS2   | Driver 2 Ground (Connect a decoupling capacitor to VSS2 and VDD2 locally and closely to the device.)                                                |

## **Regulatory Information**

The ACFJ-3262 is approved by the following organizations:

- UL Recognized under UL 1577, component recognition program up to V<sub>ISO</sub> = 5000 V<sub>rms</sub>
- CAN/CSA CAN/CSA-C22.2 No. 62368-1
- IEC/EN 60747-5-5 IEC 60747-5-5, EN 60747-5-5

## **IEC/EN 60747-5-5 Insulation Characteristics**

| Description                                                                                                             | Symbol                 | Characteristic   | Unit              |
|-------------------------------------------------------------------------------------------------------------------------|------------------------|------------------|-------------------|
| Installation Classification per DIN VDE 0110/1.89, Table 1                                                              | _                      |                  |                   |
| For Rated Mains Voltage ≤ 150 V <sub>rms</sub>                                                                          |                        | I – IV           |                   |
| For Rated Mains Voltage ≤ 300 V <sub>rms</sub>                                                                          |                        | I – IV           |                   |
| For Rated Mains Voltage ≤ 600 V <sub>rms</sub>                                                                          |                        | I – IV           |                   |
| For Rated Mains Voltage ≤ 1000 V <sub>rms</sub>                                                                         |                        | I — III          |                   |
| Climatic Classification                                                                                                 | _                      | 40/125/21        |                   |
| Pollution Degree (DIN VDE 0110/1.89)                                                                                    | —                      | 2                |                   |
| Maximum Working Insulation Voltage                                                                                      | VIORM                  | 1230             | V <sub>PEAK</sub> |
| Input to Output Test Voltage, Method b <sup>a</sup>                                                                     | V <sub>PR</sub>        | 2306             | V <sub>PEAK</sub> |
| $V_{IORM} \times 1.875 = V_{PR}$ , 100% Production Test with $t_m = 1$ second, Partial Discharge < 5 pC                 |                        |                  |                   |
| Input to Output Test Voltage, Method a <sup>a</sup>                                                                     | V <sub>PR</sub>        | 1968             | V <sub>PEAK</sub> |
| V <sub>IORM</sub> × 1.6 = V <sub>PR</sub> , Type and Sample Test, t <sub>m</sub> = 10 seconds, Partial Discharge < 5 pC |                        |                  |                   |
| Highest Allowable Overvoltage <sup>a</sup>                                                                              | V <sub>IOTM</sub>      | 8000             | V <sub>PEAK</sub> |
| (Transient Overvoltage t <sub>ini</sub> = 60 seconds)                                                                   |                        |                  |                   |
| Safety-Limiting Values – maximum values allowed in the event of a failure <sup>b</sup>                                  |                        |                  |                   |
| Case Temperature                                                                                                        | Τ <sub>S</sub>         | 175              | °C                |
| Input Current                                                                                                           | I <sub>S, INPUT</sub>  | 400              | mA                |
| Output Power                                                                                                            | P <sub>S, OUTPUT</sub> | 1200             | mW                |
| Insulation Resistance at T <sub>S</sub> , V <sub>IO</sub> = 500V                                                        | R <sub>S</sub>         | >10 <sup>9</sup> | Ω                 |

a. Refer to the optocoupler section of the *Isolation and Control Components Designer's Catalog*, under the "Product Safety Regulation" section IEC/EN 60747-5-5, for a detailed description of Method a and Method b partial discharge test profiles.

b. Isolation characteristics are guaranteed only within the safety maximum ratings, which must be ensured by protective circuits in application. Surface-mount classification is Class A in accordance with CECCO0802.

# **Insulation and Safety Related Specifications**

| Parameter                                            | Symbol | Value | Unit | Conditions                                                                                                                                |
|------------------------------------------------------|--------|-------|------|-------------------------------------------------------------------------------------------------------------------------------------------|
| Minimum External Air Gap (Clearance)                 | L(101) | 8.3   | mm   | Measured from input terminals to output terminals, shortest distance through air.                                                         |
| Minimum External Tracking (Creepage)                 | L(102) | 8.3   | mm   | Measured from input terminals to output terminals, shortest distance path along body.                                                     |
| Minimum Internal Plastic Gap<br>(Internal Clearance) | _      | 0.3   | mm   | Through insulation, distance conductor to conductor,<br>usually the straight-line distance thickness between the<br>emitter and detector. |
| Tracking Resistance<br>(Comparative Tracking Index)  | СТІ    | > 600 | V    | DIN IEC 112/VDE 0303 Part 1.                                                                                                              |
| Isolation Group                                      | —      | I     | _    | Material Group (DIN VDE 0110).                                                                                                            |

## **Absolute Maximum Ratings**

| Parameter                                                        | Symbol                                                                         | Min. | Max.            | Unit | Note |
|------------------------------------------------------------------|--------------------------------------------------------------------------------|------|-----------------|------|------|
| Storage Temperature                                              | T <sub>S</sub>                                                                 | -55  | 150             | °C   |      |
| Operating Temperature                                            | T <sub>A</sub>                                                                 | -40  | 125             | °C   |      |
| IC Junction Temperature                                          | TJ                                                                             | _    | 150             | °C   | а    |
| Average LED Input Current                                        | I <sub>F(AVG)</sub>                                                            | —    | 20              | mA   |      |
| Peak Transient LED Input Current<br>(<1 µs pulse width, 300 pps) | I <sub>F(TRAN)</sub>                                                           | _    | 1               | A    |      |
| Reverse Input Voltage (V <sub>CA</sub> – V <sub>AN</sub> )       | V <sub>R</sub>                                                                 | —    | 6               | V    |      |
| Total Output Supply Voltage                                      | (V <sub>DD1</sub> – V <sub>SS1</sub> ), (V <sub>DD2</sub> – V <sub>SS2</sub> ) | -0.5 | 35              | V    |      |
| High Side Output Voltage                                         | V <sub>OH(PEAK)</sub>                                                          | -0.5 | V <sub>DD</sub> | V    |      |
| Low Side Output Voltage                                          | V <sub>OL(PEAK)</sub>                                                          | -0.5 | V <sub>DD</sub> | V    |      |
| V <sub>OH</sub> Output Sourcing Current                          | I <sub>ОН</sub>                                                                | -7   | —               | А    | b    |
| V <sub>OL</sub> Output Sinking Current                           | I <sub>OL</sub>                                                                | —    | 7               | А    | b    |
| Output IC Power Dissipation                                      | Po                                                                             | —    | 1000            | mW   | с    |
| Total Power Dissipation                                          | PT                                                                             | —    | 1100            | mW   | а    |

a. Total power dissipation is derated linearly above 105°C at a rate of 21 mW/°C to 680 mW at 125°C. Maximum LED and IC junction temperature must not exceed 150°C.

b. Maximum pulse width = 100 ns and duty cycle at 0.4%.

c. Output IC power dissipation is derated linearly above 105°C from 1000 mW to 600 mW at 125°C.

# **Recommended Operating Conditions**

| Parameter                                                       | Symbol               | Min. | Max. | Unit | Note |
|-----------------------------------------------------------------|----------------------|------|------|------|------|
| Operating Temperature                                           | T <sub>A</sub>       | -40  | 125  | °C   |      |
| Total Output IC Supply Voltage                                  | $(V_{DD} - V_{SS})$  | 10   | 25   | V    |      |
| Input LED Turn On Current (ON)                                  | I <sub>F(ON)</sub>   | 10   | 16   | mA   |      |
| Input LED Turn Off Voltage (V <sub>AN</sub> – V <sub>CA</sub> ) | V <sub>F(OFF)</sub>  | -5.5 | 0.8  | V    |      |
| Output IC Supply Decoupling Capacitor ( $V_{DD} - V_{SS}$ )     | C <sub>VDD</sub>     | 10   | —    | μF   | а    |
| Minimum Input Pulse Width                                       | t <sub>ON(LED)</sub> | 100  | —    | ns   | b    |

a. It is recommended to check external decoupling capacitor derating guidelines.

b. Minimum input pulse width for a guarantee output pulse under no load condition.

## **Electric Specifications (DC)**

Unless otherwise specified, all minimum/maximum specifications are at recommended operating conditions. All typical values are at  $T_A = 25^{\circ}$ C,  $V_{DD} - V_{SS} = 15$ V,  $V_{SS} =$  Ground.

| Parameter                                                | Symbol                    | Min.                  | Тур.                   | Max. | Unit  | Test Conditions                                     | Fig.  | Notes |
|----------------------------------------------------------|---------------------------|-----------------------|------------------------|------|-------|-----------------------------------------------------|-------|-------|
| V <sub>OUTP</sub> High Level Peak Sourcing Current       | I <sub>OH(PEAK)</sub>     |                       | -10                    | -6   | Α     | $V_{DD} - V_{OUTP} = 15V$                           | 15    | а     |
| V <sub>OUTN</sub> Low Level Peak Sinking Current         | I <sub>OL(PEAK)</sub>     | 6                     | 9                      |      | А     | $V_{OUTN} - V_{SS} = 15V$                           | 14    | а     |
| V <sub>OUTP</sub> Output Transistor R <sub>DS(ON)</sub>  | R <sub>DS,OH</sub>        | 0.4                   | 0.8                    | 1.3  | Ω     | I <sub>OH</sub> = –3A                               |       | b     |
| V <sub>OUTN</sub> Output Transistor R <sub>DS(ON)</sub>  | R <sub>DS,OL</sub>        | 0.2                   | 0.6                    | 1.2  | Ω     | I <sub>OL</sub> = 3A                                |       | b     |
| V <sub>OUTP</sub> Output Voltage                         | V <sub>OH</sub>           | V <sub>DD</sub> – 0.3 | V <sub>DD</sub> – 0.06 | _    | V     | I <sub>F</sub> = 10 mA,<br>I <sub>OH</sub> = –10 mA |       | С     |
| V <sub>OUTN</sub> Output Voltage                         | V <sub>OL</sub>           |                       | 0.06                   | 0.3  | V     | V <sub>F</sub> = 0V,<br>I <sub>OL</sub> = 100 mA    |       |       |
| UVLO Threshold Low to High, $V_{DD} - V_{SS}$            | V <sub>UVLO+</sub>        | 8.2                   | 8.6                    | 9.1  | V     | I <sub>F</sub> = 10 mA, V <sub>OH</sub> > 5V        |       |       |
| UVLO Threshold High to Low, $V_{DD} - V_{SS}$            | V <sub>UVLO-</sub>        | 7.2                   | 7.6                    | 8.0  | V     | I <sub>F</sub> = 10 mA, V <sub>OL</sub> < 5V        |       |       |
| UVLO Hysteresis, V <sub>DD</sub> – V <sub>SS</sub>       | V <sub>UVLO_HYS</sub>     | 0.8                   | 1.0                    | 1.3  | V     | —                                                   |       |       |
| High Level Supply Current                                | I <sub>DDH</sub>          | _                     | 2.8                    | 4    | mA    | I <sub>F</sub> = 10 mA, No Load                     | 13    |       |
| Low Level Supply Current                                 | I <sub>DDL</sub>          | _                     | 2.7                    | 4    | mA    | V <sub>F</sub> = 0V, No Load                        | 12    |       |
| LED Current Low to High Threshold                        | I <sub>TH+</sub>          | 0.5                   | 2.6                    | 7    | mA    | _                                                   |       |       |
| LED Current High to Low Threshold                        | I <sub>TH</sub>           | _                     | 2.1                    | 6    | mA    |                                                     |       |       |
| LED Turn on Current Hysteresis                           | I <sub>TH_HYS</sub>       | _                     | 0.5                    |      | mA    | —                                                   | 11,16 |       |
| LED Forward Voltage (V <sub>AN</sub> – V <sub>CA</sub> ) | V <sub>F</sub>            | 1.25                  | 1.55                   | 1.85 | V     | I <sub>F</sub> = 10 mA                              |       |       |
| Temperature Coefficient of LED Forward<br>Voltage        | $\Delta V_F / \Delta T_A$ | _                     | -1.7                   | _    | mV/°C | I <sub>F</sub> = 10 mA                              |       |       |
| LED High to Low Threshold Voltage                        | $V_{FHL}$                 | 0.8                   |                        | —    | V     | _                                                   |       |       |
| LED Reverse Breakdown Voltage ( $V_{CA} - V_{AN}$ )      | V <sub>BR</sub>           | 6                     | —                      | _    | V     | I <sub>F</sub> = −100 μA                            |       |       |
| LED Input Capacitance                                    | C <sub>IN</sub>           | _                     | 30                     | _    | pF    | _                                                   |       |       |

a. Short circuit pulsed current at V\_{DD} - V\_{SS} = 30V and pulse duration less than 1  $\mu s.$ 

b. Output is sourced at –3A or 3A with maximum pulse width of 10  $\mu s.$ 

c. V<sub>OH</sub> is measured with a DC load current. Maximum pulse width = 1ms. When driving capacitive loads, V<sub>OH</sub> will approach V<sub>DD</sub> as I<sub>OH</sub> approaches zero amps.

# **Switching Specifications (AC)**

Unless otherwise specified, all minimum/maximum specifications are at recommended operating conditions. All typical values at  $T_A = 25^{\circ}$ C,  $V_{DD} - V_{SS} = 15$ V,  $V_{SS} =$  Ground.

| Parameter                                                          | Symbol           | Min. | Тур. | Max. | Unit  | Test Conditions                                                                                                    | Fig.    | Notes |
|--------------------------------------------------------------------|------------------|------|------|------|-------|--------------------------------------------------------------------------------------------------------------------|---------|-------|
| Input Pulse to High Level Output Propagation<br>Delay Time         | t <sub>PLH</sub> | 45   | 68   | 95   | ns    | C <sub>L</sub> = 2.2 nF,<br>f = 20 kHz.                                                                            | 4, 5, 8 |       |
| Input Pulse to Low Level Output Propagation<br>Delay Time          | t <sub>PHL</sub> | 45   | 67   | 95   | ns    | Duty cycle = 50%,<br>$R_G = 2\Omega$ ,                                                                             | 4, 5, 9 |       |
| Pulse Width Distortion (t <sub>PHL</sub> – t <sub>PLH</sub> )      | PWD              | -20  | —    | 20   | ns    | $R_{IN} = 240\Omega,$                                                                                              | 10      | а     |
| Dead Time Distortion Caused by Any Two Parts $(t_{PLH} - t_{PHL})$ | DTD              | -30  | _    | 30   | ns    | V <sub>IN</sub> = 5.5V                                                                                             |         | b     |
| Channel-to-Channel Skew                                            | Т <sub>СSK</sub> | -9   | —    | 9    | ns    |                                                                                                                    |         | с     |
| Output Rise Time (20% to 80%)                                      | t <sub>R</sub>   | —    | 7    | 15   | ns    | =                                                                                                                  | 5       |       |
| Output Fall Time (80% to 20%)                                      | t <sub>F</sub>   |      | 7    | 15   | ns    |                                                                                                                    | 5       |       |
| Output High Level Common Mode Transient Immunity                   | CM <sub>H</sub>  | 100  | —    |      | kV/µs | T <sub>A</sub> = 25°C,                                                                                             | 6       | d     |
| Output Low Level Common Mode Transient Immunity                    | CM <sub>L</sub>  | 100  | _    | _    | kV/µs | V <sub>DD</sub> = 15V,<br>V <sub>CM</sub> = 1 kV,<br>with current limiting<br>resistors at both AN<br>and CA nodes | 7       | e     |

a. Pulse width distortion (PWD) is defined as  $t_{PHL} - t_{PLH}$  for any given device.

b. Dead time distortion (DTD) is defined as t<sub>PLH</sub> – t<sub>PHL</sub> between any two parts under the same test condition. A negative DTD reduces original system dead time, while a positive DTD increases original system dead time.

- c. Channel-to-channel skew (T<sub>CSK</sub>) is defined as propagation delay difference between two channels under the same test conditions.
- d. Common mode transient immunity in the high state is the maximum tolerable  $dV_{CM}/dt$  of the common mode pulse,  $V_{CM}$ , to ensure that the output will remain in the high state (that is,  $V_{OUT} > 10V$ ).
- e. Common mode transient immunity in a low state is the maximum tolerable dV<sub>CM</sub>/dt of the common mode pulse, V<sub>CM</sub>, to ensure that the output will remain in a low state (that is, V<sub>OUT</sub> < 1.0V).

# **Package Characteristics**

| Parameter                                 | Symbol           | Min. | Тур.             | Max. | Unit             | Test Conditions                        | Note |
|-------------------------------------------|------------------|------|------------------|------|------------------|----------------------------------------|------|
| Input-Output Momentary Withstand Voltage  | V <sub>ISO</sub> | 5000 |                  |      | V <sub>rms</sub> | RH < 50%, t = 1 min.                   | a, b |
| Output-Output Momentary Withstand Voltage | V <sub>O-O</sub> | 1500 |                  |      | V <sub>rms</sub> | T <sub>A</sub> = 25°C                  | С    |
| Resistance (Input-Output)                 | R <sub>I-O</sub> | _    | 10 <sup>14</sup> |      | Ω                | V <sub>I-O</sub> = 500 V <sub>DC</sub> | с    |
| Capacitance (Input-Output)                | C <sub>I-O</sub> | —    | 0.8              | —    | pF               | f = 1 MHz                              | с    |

a. In accordance with UL 1577, each ACFJ-3262 optocoupler is proof-tested by applying an insulation test voltage ≥6000 V<sub>ms</sub> for 1 second. This test is performed before 100% production test for partial discharge (method b) shown in the IEC/EN 60747-5-5 Insulation Characteristics table.

b. The device is considered a two-terminal device: pins on input side shorted together and pins on output side shorted together.

c. The device is considered a two-terminal device: channel one output side pins shorted together, and channel two output side pins shorted together.

## **Parameter Measurements**

Figure 4 depicts the test setup to measure the gate driver's propagation delay. Note that without the load capacitance, typical measured delays can be reduced by 7% to 10%. These settings correlate to the loading effects found in most applications.

Figure 4: Propagation Delay Measurement Test Setup



Figure 5 shows the 20% to 80% rise and fall time measurement.

#### Figure 5: Rise and Fall Time Measurement



Both CMR High (Figure 6) and Low (Figure 7)  $V_O$  are probed in the presence of  $V_{CM}$  at 1000V.

#### Figure 6: CMR V<sub>O</sub> High Test Circuit







## **Typical Performance Plots**

 $T_A = 25^{\circ}C$ ,  $V_{DD} - V_{SS} = 15V$ ,  $V_{SS} =$  Ground. With capacitance load of 2.2 nF, unless otherwise noted.

#### Figure 8: t<sub>PLH</sub> vs Temperature (V<sub>OUTP</sub>)



Figure 10: Pulse Width Distortion vs Temperature







#### Figure 9: t<sub>PHL</sub> vs Temperature (V<sub>OUTN</sub>)



Figure 11: V<sub>F</sub> vs Temperature



Figure 13: I<sub>DDH</sub> vs Temperature



#### Figure 14: I<sub>OL</sub> vs V<sub>OUTN</sub>

ACFJ-3262 Data Sheet



Figure 16: I<sub>F</sub> vs V<sub>F</sub>



#### Figure 15: I<sub>OH</sub> vs (V<sub>DD</sub> – V<sub>OUTP</sub>)



Figure 17: Channel-to-Channel Skew vs Temperature



## **Thermal Resistance Model for ACFJ-3262**

Figure 18 shows the diagram for thermal resistance measurement. This is a multichip package with four heat sources. The effect of heating on one die due to the adjacent dice is considered by applying the theory of linear superposition. One die is heated while the temperatures of all the other dice are recorded after thermal equilibrium is reached. Hereafter, the second die is heated and all the die temperatures are recorded, and so on, until the fourth die is heated. With the known ambient temperature, die junction temperature, and power dissipation, the thermal resistance can be calculated. The thermal resistance calculation can be cast in matrix form. This yields a 4-by-4 matrix for our case of four heat sources.

#### Figure 18: Thermal Resistance Measurements



## Definitions

 $\label{eq:R11} \begin{array}{l} \mbox{R_{11}: Thermal Resistance of Die1 due to heating of Die1 (°C/W)} \\ \mbox{R_{12}: Thermal Resistance of Die1 due to heating of Die2 (°C/W)} \\ \mbox{R_{13}: Thermal Resistance of Die1 due to heating of Die3 (°C/W)} \\ \mbox{R_{14}: Thermal Resistance of Die1 due to heating of Die4 (°C/W)} \\ \end{array}$ 

 $R_{21}$ : Thermal Resistance of Die2 due to heating of Die1 (°C/W)  $R_{22}$ : Thermal Resistance of Die2 due to heating of Die2 (°C/W)  $R_{23}$ : Thermal Resistance of Die2 due to heating of Die3 (°C/W)  $R_{24}$ : Thermal Resistance of Die2 due to heating of Die4 (°C/W)

 $\label{eq:R31} \begin{array}{l} \mbox{R}_{31} \mbox{: Thermal Resistance of Die3 due to heating of Die1 (°C/W)} \\ \mbox{R}_{32} \mbox{: Thermal Resistance of Die3 due to heating of Die2 (°C/W)} \\ \mbox{R}_{33} \mbox{: Thermal Resistance of Die3 due to heating of Die3 (°C/W)} \\ \mbox{R}_{34} \mbox{: Thermal Resistance of Die3 due to heating of Die4 (°C/W)} \end{array}$ 

 $\label{eq:R41} \begin{array}{l} \mbox{R_{41}: Thermal Resistance of Die4 due to heating of Die1 (°C/W)} \\ \mbox{R_{42}: Thermal Resistance of Die4 due to heating of Die2 (°C/W)} \\ \mbox{R_{43}: Thermal Resistance of Die4 due to heating of Die3 (°C/W)} \\ \mbox{R_{44}: Thermal Resistance of Die4 due to heating of Die4 (°C/W)} \\ \mbox{R_{44}: Thermal Resistance of Die4 due to heating of Die4 (°C/W)} \\ \end{array}$ 

P<sub>1</sub>: Power dissipation of Die1 (W)
P<sub>2</sub>: Power dissipation of Die2 (W)
P<sub>3</sub>: Power dissipation of Die3 (W)
P<sub>4</sub>: Power dissipation of Die4 (W)

T<sub>1</sub>: Junction temperature of Die1 due to heat from all dice (°C) T<sub>2</sub>: Junction temperature of Die2 due to heat from all dice (°C) T<sub>3</sub>: Junction temperature of Die3 due to heat from all dice (°C) T<sub>4</sub>: Junction temperature of Die4 due to heat from all dice (°C)

T<sub>A</sub>: Ambient temperature (°C)

 $\begin{array}{l} \Delta T_{1}\text{: Temperature difference between Die1 junction and } T_{A} \\ \Delta T_{2}\text{: Temperature deference between Die2 junction and } T_{A} \\ \Delta T_{3}\text{: Temperature difference between Die3 junction and } T_{A} \\ \Delta T_{4}\text{: Temperature deference between Die4 junction and } T_{A} \\ T_{1} = (R_{11} \times P_{1} + R_{12} \times P_{2} + R_{13} \times P_{3} + R_{14} \times P_{4}) + T_{A} - (1) \\ T_{2} = (R_{21} \times P_{1} + R_{22} \times P_{2} + R_{23} \times P_{3} + R_{24} \times P_{4}) + T_{A} - (2) \\ T_{3} = (R_{31} \times P_{1} + R_{32} \times P_{2} + R_{33} \times P_{3} + R_{34} \times P_{4}) + T_{A} - (3) \\ T_{4} = (R_{41} \times P_{1} + R_{42} \times P_{2} + R_{43} \times P_{3} + R_{44} \times P_{4}) + T_{A} - (4) \end{array}$ 

### **Measurement Data**

Measurement is done on a high effective thermal conductivity board according to JEDEC Standard 51-7.

| Test Board | Test Board Conditions                                                                                                                                                            | Thermal Resistance                                                                                                                                                                                                                                                                                                                                                                                                                        | Power Dissipation Derating Chart                                                |
|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|
| r6.2mm     | 4-layer board that<br>embodies two signal<br>layers, a power plane,<br>and a ground plane.<br>Outer layers: 2 oz.<br>Copper thickness<br>Inner layers: 1 oz.<br>Copper thickness | $R_{11} = 193.9^{\circ}C/W$ $R_{12} = 16.6^{\circ}C/W$ $R_{13} = 12^{\circ}C/W$ $R_{14} = 20.5^{\circ}C/W$ $R_{21} = 16.7^{\circ}C/W$ $R_{22} = 204.9^{\circ}C/W$ $R_{23} = 19.7^{\circ}C/W$ $R_{24} = 12^{\circ}C/W$ $R_{31} = 16.7^{\circ}C/W$ $R_{32} = 31^{\circ}C/W$ $R_{33} = 42^{\circ}C/W$ $R_{34} = 13.3^{\circ}C/W$ $R_{41} = 31.6^{\circ}C/W$ $R_{42} = 17.5^{\circ}C/W$ $R_{43} = 13.9^{\circ}C/W$ $R_{44} = 45.2^{\circ}C/W$ | Figure 19: Power Derating Chart Based on High<br>Effective Thermal Conductivity |

### **Notes on Thermal Calculation**

Application and environmental design for ACFJ-3262 needs to ensure that the junction temperature of the internal ICs and LED within the gate driver optocoupler do not exceed 150°C. The following equations are for the purposes of calculating the maximum power dissipation and corresponding effect on junction temperatures. The thermal resistance model shown here is not meant to and will not predict the performance of a package in an application-specific environment; it can only be used as a reference for thermal performance comparison under the specified PCB layout as shown in Table 1.

## Calculation of Input LED Power Dissipation, P<sub>1</sub> and P<sub>2</sub>

Input LED Power Dissipation (P<sub>1</sub>) = I<sub>F(LED)</sub> (Recommended Max.) × V<sub>F(LED, 125°C)</sub> × Duty Cycle

#### Example:

 $P_1 = 16 \text{ mA} \times 1.25 \text{V} \times 50\%$  duty cycle = 10 mW  $P_2 = P_1 = 10 \text{ mW}$ 

## Calculation of Output IC Power Dissipation, $P_3$ and $P_4$

Output IC Power Dissipation ( $P_3$ ) =  $P_{O(Static)} + P_{HS} + P_{LS}$ 

Where:

- P<sub>O(Static)</sub>: Static power dissipated by the output IC
- P<sub>HS</sub>: High side switching power dissipation at V<sub>OH</sub> pin
- P<sub>LS</sub>: Low side switching power dissipation at V<sub>OL</sub> pin

- Q<sub>G</sub>: MOSFET/GaN gate charge at supply voltage
- f<sub>PWM</sub>: Input LED switching frequency
- R<sub>DS,OH(MAX)</sub>: Maximum high side output impedance
- R<sub>GH</sub>: Gate charging resistance
- R<sub>DS,OL(MAX)</sub>: Maximum low side output impedance
- R<sub>GL</sub>: Gate discharging resistance

#### Example:

If  $Q_G = 100 \text{ nC}$ ,  $f_{PWM} = 200 \text{ kHz}$ ,  $R_{DS,OH(MAX)} = 1.3\Omega$ ,  $R_{GH} = 2.2\Omega$ ,  $R_{DS,OL(MAX)} = 1.2\Omega$ ,  $R_{GL} = 2.2\Omega$ ,  $I_{DD(MAX)} = 4 \text{ mA}$ 

- $P_{HS} = (V_{DD} \times Q_G \times f_{PWM}) \times R_{DS,OH(MAX)} / (R_{DS,OH(MAX)} + R_{GH}) / 2$
- P<sub>HS</sub> = (15V × 100 nC × 200 kHz) × 1.3Ω / (1.3Ω + 2.2Ω) / 2 = 55.7 mW
- $P_{LS} = (V_{DD} \times Q_G \times f_{PWM}) \times R_{DS,OL(MAX)} / (R_{DS,OL(MAX)} + R_{GL}) / 2$
- P<sub>LS</sub> = (15V × 100 nC × 200 kHz) × 1.2Ω / (1.2Ω + 2.2Ω) / 2 = 52.9 mW
- $P_{O(Static)} = I_{DD(MAX)} \times V_{DD}$
- P<sub>O(Static)</sub> = 4 mA × 15V = 60 mW
- P<sub>3</sub> = 60 mW + 55.7 mW + 52.9 mW = 168.6 mW
- P<sub>3</sub> = P<sub>4</sub> = 168.6 mW

### Calculation of Junction Temperature for High Effective Thermal Conductivity Board

#### Example:

Input LED1 Junction Temperature, T<sub>1</sub>

- $= (R_{11} \times P_1 + R_{12} \times P_2 + R_{13} \times P_3 + R_{14} \times P_4) + T_A$
- = (193.9°C/W × 10 mW) + (16.6°C/W × 10 mW) + (12°C/W × 168.6 mW) + (20.5°C/W × 168.6 mW) + 125°C
- = 133°C < T<sub>J</sub>(absolute max) of 150°C

Input LED2 Junction Temperature, T<sub>2</sub>

- $= (R_{21} \times P_1 + R_{22} \times P_2 + R_{23} \times P_3 + R_{24} \times P_4) + T_A$
- = (16.7°C/W × 10 mW) + (204.9°C/W × 10 mW) + (19.7°C/W × 169.2 mW) + (12°C/W × 169.2 mW) + 125°C
- = 133°C < T<sub>J</sub>(absolute max) of 150°C

Output IC2 Junction Temperature, T<sub>3</sub>

$$= (R_{31} \times P_1 + R_{32} \times P_2 + R_{33} \times P_3 + R_{34} \times P_4) + T_A$$

- = (16.7°C/W × 10 mW) + (31°C/W × 10 mW) + (42°C/W × 169.2 mW) + (13.3°C/W × 169.2 mW) + 125°C
- = 135°C < T<sub>.I</sub>(absolute max) of 150°C

Output IC1 Junction Temperature, T<sub>4</sub>

 $= (R_{41} \times P_1 + R_{42} \times P_2 + R_{43} \times P_3 + R_{44} \times P_4) + T_A$ 

 $= (31.6^{\circ}C/W \times 10 \text{ mW}) + (17.5^{\circ}C/W \times 10 \text{ mW}) + (13.9^{\circ}C/W \times 169.2 \text{ mW}) + (45.2^{\circ}C/W \times 169.2 \text{ mW}) + 125^{\circ}C$ 

= 135°C < T<sub>J</sub>(absolute max) of 150°C

**NOTE:** Junction temperature of  $T_1$ ,  $T_2$ ,  $T_3$ , and  $T_4$  must not exceed 150°C at any given ambient temperature  $T_A$ .

# **Typical Application Circuit**

#### Figure 20: ACFJ-3262 Typical Application Circuit





## Sizing the External Gate Resistor

The ACFJ-3262 has two separate source and sink outputs, which offers flexibility in tuning the turn-on and turn-off gate resistors for optimum MOSFET/GaN FET switching performance. Typically, when working on a new design, the gate resistor value can be selected based on the recommended values given in MOSFET/GaN data sheet under certain test conditions. However, it is also important to consider the gate driver capability during the design so that peak gate current is within the recommended ratings of the driver. If the ACFJ-3262 is used to drive MOSFET/GaN FET directly, the designer has to consider the power dissipation for both the gate driver and the external gate resistors.

#### Example:

Given V<sub>DD</sub> = 15V, V<sub>SS</sub> = Ground (0V):

- Recommended I<sub>OH(PEAK)</sub> = Maximum V<sub>OUTP</sub> peak output souring current = -6A
- Recommended I<sub>OL(PEAK)</sub> = Minimum V<sub>OUTN</sub> peak output souring current = 6A
- Minimum gate turn-on resistor, Rgon(min) ≥ (V<sub>DD</sub> V<sub>SS</sub>)/I<sub>OH(PEAK)</sub> R<sub>DS,OH(ON)</sub> = 15V/6A 0.8Ω = 1.7Ω
   Select Rgon = 1.8Ω to start with.
- Minimum gate turn-off resistor, Rgoff(min) ≥ (V<sub>DD</sub> V<sub>SS</sub>)/I<sub>OL(PEAK)</sub> R<sub>DS,OL(ON)</sub> = 15V/6A 0.6Ω = 1.9Ω
   Select Rgoff = 2Ω to start with.

Power dissipation of gate resistors can be calculated as follows:

Power dissipation in turn-on gate resistor,  $P_{(Rqon)}$ = Average Igate(on)<sup>2</sup> × Rgon

Power dissipation in turn-off gate resistor,  $P_{(Raoff)}$  = Average Igate(off)<sup>2</sup> × Rgoff

When the initial Rgon and Rgoff values are selected, test the circuit with MOSFET/GaN under actual application conditions to check for switching losses, MOSFET/GaN voltage spike, and so on, to fine tune the gate resistor values.

# **Layout Guidelines**

The gate driver's output sinks about 10A, which the return current path of minimum inductance must be implemented during printed circuit board layout design to alleviate the effect of ground bounce, as the excitation of parasitic elements in the PCB/gate driver become dominant.

The smallest loop between the outbound and return currents forms the least inductance. The gate driver should be placed close to the power devices (that is, MOSFET/GaN FET) with short and thick traces to minimize the parasitic inductance along the high current switching path.

Adequate spacing should always be maintained between the high voltages isolated circuitry and any input referenced circuitry. Minimum spacing between two adjacent high-side isolated channels (that is, top and bottom channels) must be maintained as well. Insufficient spacing will reduce the effective isolation and may increase parasitic coupling that will degrade part performance. Figure 21 shows the recommended PCB layout guidelines.



#### Figure 21: PCB Layout Guidelines

The placement and routing of supply bypass capacitors require special attention. During switching transients, the majority of gate charge is supplied by bypass capacitors. Maintaining short bypass capacitor trace lengths will ensure low supply ripple and clean switching waveforms. It is recommended to connect the bypass capacitors to the power plane and ground plane with multiple via holes. The planes can provide better heat dissipation and, at the same time, serve as a natural decoupling capacitor to the IC. Figure 22 shows the bypass capacitors placement and PCB planes stack-up.

#### Figure 22: PCB Planes Stack-Up and Bypass Capacitors Placement



Copyright © 2022–2023 Broadcom. All Rights Reserved. The term "Broadcom" refers to Broadcom Inc. and/or its subsidiaries. For more information, go to www.broadcom.com. All trademarks, trade names, service marks, and logos referenced herein belong to their respective companies.

Broadcom reserves the right to make changes without further notice to any products or data herein to improve reliability, function, or design. Information furnished by Broadcom is believed to be accurate and reliable. However, Broadcom does not assume any liability arising out of the application or use of this information, nor the application or use of any product or circuit described herein, neither does it convey any license under its patent rights nor the rights of others.

